ADSP-214xx SHARC Processor Hardware Reference
21-11
Two Wire Interface Controller
The TWI controller’s special-case start and stop conditions include:
• TWI controller addressed as a slave-receiver
If the master asserts a stop condition during the data phase of a
transfer, the TWI controller concludes the transfer (
TWISCOMP
).
• TWI controller addressed as a slave-transmitter
If the master asserts a stop condition during the data phase of a
transfer, the TWI controller concludes the transfer (
TWISCOMP
) and
indicates a slave transfer error (
TWISERR
).
• TWI controller as a master-transmitter or master-receiver
If the stop bit is set during an active master transfer, the TWI con-
troller issues a stop condition as soon as possible to avoid any error
conditions (as if data transfer count had been reached).
Slave Mode Addressing
With the appropriate selection of 7-bit addressing using the
TWISLEN
bit,
the corresponding number of address bits (
SADDR
) are referenced during
the address phase of a transfer.
Master Mode Addressing
Whether enabled as a master-transmitter or master-receiver with 7-bit
addressing using the
TWIMLEN
bit, the TWI master performs all addressing
and data transfers as required. This includes generating the repeated start
condition, re-transmission of the 7-bits of the first address byte, and
acknowledgement and generation of a new transfer direction change (indi-
cated by the
TWIMLEN
bit).
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...