Register Overview
17-4
ADSP-214xx SHARC Processor Hardware Reference
The shift register input pins (
SR_CLK_I
,
SR_LAT_I
,
SR_SDI_I
) are routed by
default to the external shift register pins (
SR_CLK
,
SR_LAT
,
SR_SDI
).
Register Overview
The processor contains registers that are used to control the shift register.
•
Control Register (SHREGCTL).
Used to clear/reset the shift reg-
ister in software, select the data source for the
SR_SDO_O
pin out of
the 18 bits of the register, and to enable parallel data output. Com-
plete bit description can be found at TBD.
•
Clock Routing Register (SRU_CLK_SHREG).
Configures the
clock source.
For more information, see “Clock Routing Register
(SRU_CLK_SHREG)” on page A-145.
•
Data Routing Register (SRU_DAT_SHREG).
Configures the data
source.
For more information, see “Data Routing Register
(SRU_DAT_SHREG)” on page A-147.
Clocking
The shift register requires two clock inputs:
SR_SCLK_I
for the serial shift
register and
SR_LAT_I
for the latch. The source of these clocks is selectable
out of many sources such as the SPORTs, PCGA/B, DAI pin buffers 8–1,
or dedicated
SR_SCLK
and
SR_LAT
input pins. The data is shifted on the ris-
ing edge of the
SR_SCLK_I
and the data from the shift register is transferred
to the latch on rising edge of the
SR_LAT_I
. If both clocks are connected
together, the shift register is always one clock pulse ahead of the latch.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...