Interrupts
15-24
ADSP-214xx SHARC Processor Hardware Reference
Full Duplex Operation
The SPI interface allows full-duplex operation running the DMA channel
to the transmit/receive path and core access to the alternate trans-
mit/receive path. For full-duplex operation, set
TIMOD
= 10 which
generates the interrupts for DMA only.
Reads from the
RXSPIx
buffer are allowed at any time during transmit
DMA. Note the
TXS
bit is cleared when the
TXSPIx
buffer is read but the
DMA FIFO is not available in the receive path. The receive interface can-
not generate an interrupt, but the
RXS
status bits can be polled.
Writes to the
TXSPIx
buffer during an active SPI receive DMA operation
are permitted. Note the
RXS
bit is cleared when the
RXSPIx
buffer is read
but the DMA FIFO is not available in the transmit path. The transmit
interface cannot generate an interrupt, but the
TXS
status bits can be
polled.
Interrupts
The following section describes SPI operations using both the core and
direct memory access (DMA).
provides an overview of SPI
interrupts.
Interrupt Sources
The SPI ports can generate interrupts in five different situations. During
core-driven transfers, an SPI interrupt is triggered:
1. When the
TXSPI
buffer has the capacity to accept another word
from the core.
2. When the
RXSPI
buffer contains a valid word to be retrieved by the
core.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...