ADSP-214xx SHARC Processor Hardware Reference
11-25
Input Data Port
Debug Features
The following sections describe the features available for debugging the
IDP.
Status register Debug
The core may also write to the FIFO. When it does, the audio data word is
pushed into the input side of the FIFO (as if it had come from the SRU
on the channel encoded in the three LSBs). This can be useful for verify-
ing the operation of the FIFO, the DMA channels, and the status portions
of the IDP. The
IDP_STAT1
register returns the current state of the
read/write index pointers from FIFO.
Buffer Hang Disable
The
IDP_BHD
bit in
IDP_CTL0
is used for buffer hang disable control. When
there is no data in the FIFO, reading the
IDP_FIFO
register causes the core
to hang. This condition continues until the FIFO contains valid data. Set-
ting the
IDP_BHD
bit (= 1) prevents the core from hanging on reads from
an empty
IDP_FIFO
register. Clearing this bit (= 0) causes the core to hang
under the conditions described previously.
If the
IDP_BHD
bit (bit 4 in the
IDP_CTL0
register) is not set, attempts to
read more data than is available in the FIFO results in a core hang.
Shadow Registers
The DAI interrupt controller contains shadow registers to simplify debug
techniques since these register are not updated. A read of the
DAI_IMASK_x_SH
register provides the same data as a read of the
DAI_IMASK_x
register. Reading these DAI shadow registers
(
DAI_IMASK_x_SH
) does not destroy the contents of the
DAI_IMASK_x
registers.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...