ADSP-214xx SHARC Processor Hardware Reference
11-15
Input Data Port
Core Transfers
The core transfers require that the serial peripheral at the SIP writes data
to the
IDP_DATAx_I
pin (
DATA
or DAI pins for PDAP) according to the
selected input format used. These data are automatically moved to the
IDP_FIFO
register without DMA intervention.
The output of the FIFO can be directly fetched by reading from the
IDP_FIFO
buffer. The
IDP_FIFO
buffer is used only to read and remove the
top sample from the FIFO, which is a maximum of eight locations deep.
When this register is read, the corresponding element is removed from the
IDP FIFO, and the next element is moved into the
IDP_FIFO
register. A
mechanism is provided to generate an interrupt when more than a speci-
fied number of words are in the FIFO. This interrupt signals the core to
read the
IDP_FIFO
register.
The number of data samples in the FIFO at any time is reflected in the
IDP_FIFOSZ
bit field (bits 31-28 in the
DAI_STAT0
register), which tracks
the number of samples in FIFO.
Table 11-8. IDP_FIFO Register Bit Descriptions
Bit
Name
Description
2–0
CHAN_ENC
IDP Channel Encoding.
These bits indicate the serial input port
channel number that provided this serial input data.
Note: This information is not valid when data comes from the PDAP.
3
LR_STAT
Left/Right Channel Status.
Indicates whether the data in bits 31-4 is
the left or the right audio channel as dictated by the frame sync sig-
nal. The polarity of the encoding depends on the serial mode selected
in IDP_SMODE for that channel. See
.
31–4
SDATA
Input Data (Serial).
Some LSBs can be zero, depending on the
mode.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...