Programming Model
10-58
ADSP-214xx SHARC Processor Hardware Reference
become non-empty by polling the
DXS0_A
/
B
bits. For core mode
operation, initialize the transmit buffer with the first data word to
be transmitted.
7. Configure and enable multichannel in the multichannel control
registers (
SPMCTLx
and
SPMCTLy
).
Multichannel Mode Backward Compatibility
In previous SHARC models, the serial port pair used the same control reg-
ister (
SPMCTL01
) to program multichannel mode. In the ADSP-214xx
processors, this register is simply renamed to
SPMCTL0
and a new register,
SPMCTL1
has been added. Note that both however are identical. Programs
using the older code simply need to change from the
SPMCTL01
register to
the
SPMCTL0
register or the
SPMCTL1
register.
The following steps should be taken to port the code to the ADSP-214xx
products.
1. Instead of programming
SPMCTLxy
only, program both
SPMCTLx
and
SPMCTLy
.
2. In previous processors the data direction bit in the
SPCTL
register
was hard coded in multichannel mode (where the even port is
always the transmitter and the odd port is always the receiver). But
in the ADSP-214xx processors, the direction (
SPTRAN
bit) is hon-
ored and therefore should be set as required.
3. Routing models for hard coded multichannel pairs used the even
SPORT for the clock and the odd SPORT for the frame sync. The
TDV
signal was derived from the even frame sync. In the
ADSP-214xx processors, these limitations no longer apply. All
SPORTs operate completely independently. Therefore every
SPORT requires the clock and frame sync to be routed. The
TDV
signal is separate and is fed into the SRU unit.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...