ADSP-214xx SHARC Processor Hardware Reference
4-13
Link Ports—ADSP-2146x
The following is a list of the areas of concern when a program implements
a software protocol scheme for token passing:
• The program must make sure that both link ports are not enabled
to transmit at the same time. In the event that this occurs, data
may be transmitted and lost due to the fact that neither link port is
driving
LACKx
. In the example, the
TLRQ
status bit is polled to
ensure that the master becomes the slave before the slave becomes
the master, avoiding the two transmitter conflict.
• The program must make sure that the link interrupt selection
matches the application. If a status detection scheme using the sta-
tus bits is to be used, it is important to note the following: If a link
port that is configured to receive is disabled while
LACKx
is asserted,
there is an RC delay before the external pulldown resistor on
LACKx
(if enabled) can pull the value below logic threshold. If the
LTRQ
status bit is unmasked (in this instance), then an LSR is latched
and the
LSRQ
interrupt may be serviced, even though unintended, if
enabled.
• The program must make sure that synchronization is not disrupted
by unrelated influences at critical sections where timing control
loops are used to synchronize parallel code execution. Disabling of
nested interrupts is one technique to control this.
Data Transfer
The link ports are able to transfer data using DMA and core.
Link Buffers
The transmit buffer registers (
TXLBx
) and receive buffer registers (
RXLBx
)
buffer the data flow through the link port. The transmit and receive
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...