Programming Models
3-132
ADSP-214xx SHARC Processor Hardware Reference
AMI Configuration
For instruction fetch, the original (logical) address is multiplied by 3/2
and this address is translated depending on the bus width and
PKDIS
bit
setting.
1. Assign external bank0 to AMI in the
EPCTL
register (default).
2. Wait at least 8
CCLK
cycles (effect latency).
3. Enable the global
AMIEN
bit and clear (=0) the
PKDIS
bit.
SDRAM Configuration
For instruction fetch, the original (logical) address is multiplied by 3/2
and this address is translated depending on the bus width setting (
X16DE
bit).
1. Assign external bank 0 to SDRAM in the
EPCTL
register (default).
2. Wait at least 8
CCLK
cycles (effect latency).
3. Configure the
SDCTL
and
SDRRC
registers accordingly.
External Memory Access Restrictions
The following external memory restrictions should be noted when writing
programs.
1. The LW mnemonic is not applicable to external memory.
2. Conditional accesses to external memory should not be based on
any of the FLAG pin status.
3. There is one cycle latency between a multiplier status change and
an arithmetic loop abort. This extra cycle is a machine cycle and
not the instruction cycle. Therefore, if there is a pipeline stall (due
to external memory access etc.) then the latency does not apply.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...