DDR2 DRAM Controller (ADSP-2146x)
3-70
ADSP-214xx SHARC Processor Hardware Reference
7. Issue a load MR command. Wait t
MRD
period. Also trigger a coun-
ter (200 cycle counter)—any read command is issued only after
this counter expires.
8. Issue a precharge all command. Wait t
RPA
period.
9. Issue two or more auto refresh commands, with a t
RFC
period in
between each command. Wait t
RFC
period.
10.Issue a load MR command with low to A8 (bit 8), to initialize
operating parameters without resetting the DDR2 DLL. Wait for
t
MRD
period.
11.Issue a load EMR command.
12.Wait for t
MRD
period.
13.Wait for the 200 cycle counter to expire before performing any
read operation.
14.Start the calibration of the DLL within the processor’s DDR2
controller.
The DDR2 is now ready for normal operation.
Initialization Time
After setting the power-up start bit, the controller starts internal and
external calibration routines which are described below. The actual cycles
may vary due to different timing specifications.
• Best case (one external DDR2 bank assigned). The entire power up
requires 680 DDR2 initiali 660 external bank calibration =
around 1340 DDR2 cycles.
• Worst case (all external DDR2 banks assigned). Entire power up
requires 680 DDR2 initiali (4 x 660 external bank calibra-
tion) = around 3320 DDR2 cycles.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...