DDR2 DRAM Controller (ADSP-2146x)
3-48
ADSP-214xx SHARC Processor Hardware Reference
• Supports dual data instruction type 1
• Parallel access between DDR2 and AMI possible (no multiplexed
pins)
Pin Descriptions
The pins used by the external memory interface are described in the
ADSP-2146x SHARC Processor Data Sheet
. Additional information on pin
multiplexing can be found in
“Pin Descriptions” on page 23-2
.
Functional Description
On SDRAM systems all timing is referenced to the rising edge of the clock
as per the JEDEC specification. However, since the clock speed has
increased this approach becomes limited based on setup and hold times.
DDR2 is no longer system synchronous (as SDRAM), it is source syn-
chronous which means the data source provides a reference signal (called
the data strobe signal or
DQS
) which is sampled by the receiver and used to
latch the data accordingly.
Therefore, the architecture is enhanced into three blocks in order to fulfill
the high speed constraints. One block is the DDR2 controller which inter-
faces to the core or DMA containing the state machine to provide the
various commands to the DDR2 memory. Another block is the important
DDR2 DLL circuit connected to the DDR2 controller and the final block
contains the data capture (I/O pads).
The DDR2 DLL acts as an on-chip interface between the on-chip DDR2
controller and the off-chip DDR2 DRAM to meet the timing require-
ments of either block.
is a representation of part a system and
shows the interaction of the DDR2 DLL with the controller and the exter-
nal memory. There is one DDR2 DLL1–0 block for every set of 8 bits of
data (
DDR2_DATA
), data strobe (
DDR2_DQS
), and data mask (
DDR2_DM
).
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...