![Analog Devices Blackfin ADSP-BF537 Скачать руководство пользователя страница 121](http://html.mh-extra.com/html/analog-devices/blackfin-adsp-bf537/blackfin-adsp-bf537_hardware-reference-manual_2939700121.webp)
ADSP-BF537 Blackfin Processor Hardware Reference
4-9
System Interrupts
The
SIC_ISR
register is not affected by the state of the system interrupt
mask register (
SIC_IMASK
) and can be read at any time. Writes to the
SIC_ISR
register have no effect on its contents.
Peripheral DMA channels are mapped in a fixed manner to the peripheral
interrupt IDs. However, the assignment between peripherals and DMA
channels is freely programmable with the
DMAx_PERIPHERAL_MAP
registers.
and
show the default DMA assignment. For more
information on DMA, see
Chapter 5, “Direct Memory Access”
peripheral has been assigned to any other DMA channel it uses the new
DMA channel’s interrupt ID regardless of whether DMA is enabled or
not. Therefore, clean
DMAx_PERIPHERAL_MAP
management is required even
if the DMA is not used. The default setup should be the best choice for all
non-DMA applications.
The ADSP-BF534 does not include the MAC requests shown in
. However, for code compatibility, all default assignments are
the same as on the ADSP-BF536 and ADSP-BF537.
For dynamic power management, any of the peripherals can be configured
to wake up the core from its idled state to process the interrupt, simply by
enabling the appropriate bit in the system interrupt wakeup-enable regis-
ter (
SIC_IWR
, refer to
). If a peripheral interrupt
source is enabled in
SIC_IWR
and the core is idled, the interrupt causes the
DPMC to initiate the core wakeup sequence in order to process the inter-
rupt. Note this mode of operation may add latency to interrupt
processing, depending on the power control state. For further discussion
of power modes and the idled state of the core, see
.
The
SIC_IWR
register has no effect unless the core is idled. By default, all
interrupts generate a wakeup request to the core. However, for some
applications it may be desirable to disable this function for some peripher-
als, such as for a SPORTx transmit interrupt. The
SIC_IWR
register can be
Содержание Blackfin ADSP-BF537
Страница 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Страница 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...