ADV8005 Hardware Reference Manual
UG-707
spi1_mosi_ie
, IO Map,
Address 0x1BD3[5]
This bit is used to control the input path enable for the spi1 MOSI pin.
Function
spi1_mosi_ie
Description
0 (default)
input path disable
1
input path enable
spi1_sclk_ie
, IO Map,
Address 0x1BD3[4]
This bit is used to control the input path enable for the spi1 SCLK pin.
Function
spi1_sclk_ie
Description
0 (default)
input path disable
1
input path enable
spi2_cs_ie
, IO Map,
Address 0x1BD3[3]
This bit is used to control the input path enable for the spi1 CS pin.
Function
spi2_cs_ie
Description
0 (default)
input path disable
1
input path enable
spi2_miso_ie
, IO Map,
Address 0x1BD3[2]
This bit is used to control the input path enable for the spi2 ,OSP pin.
Function
spi2_miso_ie
Description
0 (default)
input path disable
1
input path enable
spi2_mosi_ie
, IO Map,
Address 0x1BD3[1]
This bit is used to control the input path enable for the spi2 MOSI pin.
Function
spi2_mosi_ie
Description
0 (default)
input path disable
1
input path enable
spi2_sclk_ie
, IO Map,
Address 0x1BD3[0]
This bit is used to control the input path enable for the spi2 SCLK pin.
Function
spi2_sclk_ie
Description
0 (default)
input path disable
1
input path enable
mas_clk_ie
, IO Map,
Address 0x1BD4[2]
This bit is used to control the input path enable for the master CLK pin.
Function
mas_clk_ie
Description
0 (default)
input path disable
1
input path enable
mas_hs_ie
, IO Map,
Address 0x1BD4[1]
This bit is used to control the input path enable for the master HS pin.
Function
mas_hs_ie
Description
0 (default)
input path disable
1
input path enable
Rev. A | Page 51 of 317