
UG-1262
Rev. B | Page 311 of 312
HARDWARE DESIGN CONSIDERATIONS
TYPICAL SYSTEM CONFIGURATION
ADuCM355
RESET
SE0
RE0
CE0
DV
DD_
AD
AV
DD_
DD
AV
DD
AV
DD_RE
G
VZ
E
R
O
0
DV
DD
RC0_1
DG
N
D
DG
ND_AD
SWDIO
P0.10/
UART_SOUT
SWCLK
P0.11/
UART_SIN
AG
ND_
RE
F
ADCV
BI
AS
_CAP
RESET
DVDD
AI
N3/
BUF
_V
RE
F
1V
8
GND
SWIO
Tx
SWCLK
Rx
NC
AVDD
VREF
_1
.82
V
VREF
_2
.5V
VDCDC_CAP1N
VDCDC_CAP1P
VDCDC_CAP2N
VDCDC_CAP2P
VDCDC_CAPOUT
100nF
100nF
SENSOR SOCKET
CE0
RE0
SE0
470nF
RC0_0
DVDD
AGND
CAP_POT0
100nF
VBI
A
S
0
RESET
DGND
DV
DD_RE
G
470nF
DV
DD_RE
G
_AD
470nF
30pF
30pF
30pF
VBAT
4.7µF 100nF
1R6
BEAD
1R6
BEAD
100nF
100nF
POWER SUPPLY
BM/P1.1
VBAT
10MΩ
AG
ND
AIN0
AIN1
TEMPSENSOR
RELATIVE
HUMIDITY SENSOR
DVDD
AVDD
VBAT
TVS DIODE ARRAY
AVDD_DD
AVDD
AG
ND_
DD
RCAL0
RCAL1
200Ω
AIN4_LPF0
4.7µF
DVDD
100nF
DVDD
100nF
100nF
100nF
100nF
INT
E
RF
ACE
BO
ARD
CO
NNE
CT
O
R
RES
F1
G2
J6
F2
J7
G1
F7
J10
J8
J9
H11
G11
J11
J2
H3
J3
H4
B1
A1
A3
D2
D1
C1
D5
B9
B8
A7
A6
A4
E1
B7
A5
E2
B2
F11
B5
E11
C2
F10
H2
16
67
5
-05
9
100nF
470nF
4.7µF 470nF
470nF
100nF
100nF
Typical System Configuration