UG-1262
Rev. B | Page 15 of 312
HIGH
FREQUENCY
INTERNAL
OSCILLATOR
16MHz/32MHz
HIGH
FREQUENCY
INTERNAL
OSCILLATOR
26MHz
EXT CLK
LOW
FREQUENCY
INTERNAL
OSCILLATOR
32kHz
PCLK DIV
CLK CTL1
[13:8]
HCLK DIV
CLK CTL1
[5:0]
200kHz
HPBUCK
DIV2
FLASH
RTC1
BEEPER
WDT
ROOT_CLK
CLK CTL0[1:0]
I
2
C UCLK
I
2
C
CTL5[5]
CTL5[4]
CTL5[3]
CTL5[0/1/2]
HIGH FREQUENCY OSCILLATOR CLK
LFXTAL
GPTx_CTL[6:5]
11
00
01
10
AFE HIGH
FREQUENCY
OSCILLATOR
16kHz/32MHz
AFE LOW
FREQUENCY
INTERNAL
OSC 32kHz
DIE TO DIE
SPI
TESTREG
SYSCLK DIV
CLKCON[5:0]
OTP PCLK
AFE
GENERAL-PURPOSE
TIMERS
AFE_SYSCLK
ADC
CLK IN
CLKSEL[1:0]
CLKSEL[3:2]
LOW
FREQUENCY
OSCILLATOR
HIGH
FREQUENCY
OSCILLATOR
CLK
AFE WDT
AFE WAKE-UP
TIMER
TIA CHOP
CLKEN0[0]
CLKEN0[1]
CLKEN0[2]
LOW FREQUENCY OSCILLATOR
HIGH FREQUENCY OSCILLATOR CLK
LOW FREQUENCY OSCILLATOR
EXT CLK
AFE_PCLK
MISC
INTC
AFEM
CLKEN1[0]
CLKEN1[1]
CLKEN1[2]
CLKEN1[3]
AGPT_CON[6:5]
AFE_PCLK
DFT/WG
AFE_ACLK
CLKEN1[9]
MISC_CLKEN1[6/7]
AFE DIE
00
00
10
11
01
10
11
00
01
10
11
00
01
10
11
13MHz
PCLK SELF GATED
PERIPHERALS
DIGITAL DIE
HPBUCK CLK
RCLK
RESERVED
CLKEN1[5]
16
67
5
-00
3
GENERAL-PURPOSE
TIMERS
Figure 2. Clock Architecture Block Diagram
CLOCK GATING
In the case of certain clocks, clocks can be individually gated depending on the power mode or register settings. For more information
about clock gating and power modes, refer to the Power Management Unit section.
On the digital die, the clock gates of the peripheral clocks are user-controllable in certain power modes. Register CTL5 in CLKG0_CLK
can be programmed to turn off certain clocks, depending on the user application. Set the appropriate bits in the CTL5 register to 1 to
disable the clock to individual blocks.
On the analog die, use the CLKEN0 register and the CLKEN1 register to disable the system clock to different peripherals on the analog die.
CONNECTING AFE DIE CLOCK TO DIGITAL DIE CLOCK INPUT
The AFE die 16 MHz oscillator is a more accurate oscillator than the 26 MHz high frequency oscillator on the digital die. For UART
communications, select the AFE die 16 MHz oscillator as the input clock to the digital die. Internally, the AFE system clock can be
connected to an internal pad, P2.2, on the AFE. There is an internal bond wire connecting this AFE die pad to the digital die pad, P1.10,
on the digital die that can be configured as the external clock input for the digital die.