![Analog Devices ADuCM355 Скачать руководство пользователя страница 127](http://html1.mh-extra.com/html/analog-devices/aducm355/aducm355_hardware-reference-manual_2939808127.webp)
UG-1262
Rev. B | Page 127 of 312
Bits Bit
Name Settings Description
Reset
Access
10
P11STA
Status of P11 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
9
P10STA
Status of P10 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
8
P9STA
Status of P9 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
7
P8STA
Status of P8 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
6
P7STA
Status of P7 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
5
P6STA
Status of P6 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
4
P5STA
Status of P5 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
3
P4STA
Status of P4 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
2
P3STA
Status of P3 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
1
P2STA
Status of P2 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
0
PR0STA
PR0 Switch Control.
0x0
R
0
Switch
open.
1
Switch
closed.
Nx SWITCH MATRIX STATUS REGISTER
Address: 0x400C21B8, Reset: 0x00000000, Name: NSWSTA
This register gives the status of the Nx switches shown in Figure 27.
Table 151. Bit Descriptions for NSWSTA
Bits Bit
Name
Settings
Description
Reset
Access
[31:12] Reserved
Reserved.
0x0 R
11
NL2STA
Status of NL2 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
10
NLSTA
Status of NL Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
9
NR1STA
Status of NR1 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.
8
N9STA
Status of N9 Switch.
0x0
R
0
Switch
open.
1
Switch
closed.