ADSP-2126x SHARC Processor Hardware Reference
7-11
I/O Processor
field = 0x0000) until some event occurs that loads the
CP
register with a
nonzero value. Writing all zeros to the address field of the chain pointer
register (
CP
) also disables chaining.
Chained DMA operations may only occur within the same chan-
nel. The processor does not support cross-channel chaining.
The parallel port and IDP port do not support DMA chaining.
The chain pointer register is 20 bits wide. The lower 19 bits are the mem-
ory address field. Like other I/O processor address registers, the chain
pointer register’s value is offset to match the starting address of the proces-
sor’s internal memory before it is used by the I/O processor. On the
ADSP-2126x, this offset value is 0x0008 0000.
Bit 19 of the chain pointer register is the Program Controlled Interrupts
(
PCI
) bit. This bit controls whether an interrupt is latched after each
DMA completes or whether the interrupt is latched after the entire DMA
sequence completes. If set, the
PCI
bit enables a DMA channel interrupt to
occur after every DMA in the chain. If cleared, an interrupt occurs at the
completion of the entire DMA sequence.
Figure 7-1. TCB Chaining
CPSPx
CSPx
IMSPx
IISPx
Address Pointer
to Next TCB
Lowest
Address
Highest
Address
Chaining is not available on the IDP or parallel ports.
An “x” denotes the DMA channel used.
Содержание ADSP-21261 SHARC
Страница 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Страница 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Страница 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Страница 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Страница 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...