Interrupts and Sequencing
3-54
ADSP-2126x SHARC Processor Hardware Reference
MODE2
register.
The DSP accepts external interrupts that are asynchronous to the DSP’s
core clock (
CLCK
), allowing external interrupt signals to change at any
time. An external interrupt must be held low at least one
CCLK
/2 cycle to
guarantee that the DSP samples the signal.
External interrupts must meet the setup and hold time require-
ments relative to the rising edge of
CCLK
/2. For information on
interrupt signal timing requirements, see the appropriate
ADSP-2126x data sheet.
Masking Interrupts
The sequencer supports interrupt masking—latching an interrupt, but not
responding to it. Except for the
RESET
and
EMU
interrupts, all interrupts are
maskable. If a masked interrupt is latched, the DSP responds to the
latched interrupt if it is later unmasked.
Interrupts can be masked globally or selectively. Bits in the
MODE1
,
IMASK
,
and
LIRPTL
registers control interrupt masking as shown in
MODE1
lists all of the bits in
IMASK
, and
lists
all of the bits in
LIRPTL
.
All interrupts are masked at reset except for the non-maskable and boot
interrupts. For booting, the DSP automatically unmasks and uses the par-
allel port interrupt (
PPI
) or high priority SPI port (
SPIHI
) interrupt after
reset. Usage depends on whether the ADSP-2126x is booting from
EPROM, or an SPI master or slave. See also
for a description of DAI interrupts.
Содержание ADSP-21261 SHARC
Страница 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Страница 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Страница 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Страница 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Страница 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...