• Single event upset (SEU) protection
• Parity on Tag RAM
• ECC on L2 Data RAM
For more information about SEU errors, refer to the
System Manager
chapter in the
Cyclone V Device
Handbook, Volume 3
.
• Two slave ports mastered by the SCU
• Two master ports connected to the following slave ports:
• SDRAM controller, 64 bit slave port width
• L3 interconnect, 64 bit slave port width
• Cache lockdown capabilities as follows:
• Line lockdown
• Lockdown by way
• Lockdown by master (both processors and ACP masters)
• TrustZone support
• Cache event monitoring.
Table 6-7: AXI Cache Mode Support
Cache Mode
Write-through
(16)
Write-back
(16)
Read allocate
Write allocate
Read and write allocate
Related Information
•
on page 6-31
•
on page 14-1
L2 Cache Address Filtering
The L2 cache can access either the L3 interconnect fabric or the SDRAM. The L2 cache address filtering
determines how much address space is allocated to the HPS-to-FPGA bridge and how much is allocated to
SDRAM, depending on the configuration of the memory management unit.
Memory Management Unit
describes how the address space is set based on L2 cache address filtering.
Related Information
•
Cortex-A9 MPU Subsystem with L3 Interconnect
on page 6-2
(16)
Restrictions exist when using ECCs. For more information about SEU protection, refer to the
System Manager
chapter in the
Cyclone V Device Handbook, Volume 3
.
Altera Corporation
Cortex-A9 Microprocessor Unit Subsystem
6-29
L2 Cache Address Filtering
cv_54006
2013.12.30