
Table 2-7: SDRAM Clock Group Clocks
Constraints and Notes
Frequency
Name
Clock for MPFE, single-port
controller, CSR access, and PHY
SDRAM PLL C0
ddr_dqs_clk
Clock for PHY
SDRAM PLL C1
ddr_2x_dqs_clk
Clock for PHY
SDRAM PLL C2
ddr_dq_clk
Auxiliary user clock to the FPGA
fabric
SDRAM PLL C5
h2f_user2_clock
Flash Controller Clocks
Flash memory peripherals can be driven by the main PLL, the peripheral PLL, or from clocks provided by
the FPGA fabric.
Figure 2-6: Flash Peripheral Clock Divide and Gating
Clock Gate
sdmmc_clk
Divide by 4
Clock Gate
nand_clk
f2h_periph_ref_clk
main_nand_sdmmc_base_clk
periph_nand_sdmmc_base_clk
f2h_periph_ref_clk
main_nand_sdmmc_base_clk
periph_nand_sdmmc_base_clk
Clock Gate
qspi_clk
f2h_periph_ref_clk
main_qspi_base_clk
periph_qspi_base_clk
Clock Gate
nand_x_clk
Clock Manager
Altera Corporation
cv_54002
Flash Controller Clocks
2-14
2013.12.30