Related Information
Provides more information about the
DCLK
frequency specification in the AS configuration scheme.
Active Serial Single-Device Configuration
To configure a Cyclone V device, connect the device to a serial configuration (EPCS) device or quad-serial
configuration (EPCQ) device, as shown in the following figures.
Figure 7-5: Single Device AS x1 Mode Configuration
DATA
DCLK
nCS
ASDI
AS_DATA1
DCLK
nCSO
ASDO
EPCS or EPCQ Device
FPGA Device
10 kΩ
10 kΩ
10 kΩ
V
CCPGM
GND
nCEO
nCE
nSTATUS
nCONFIG
CONF_DONE
N.C.
MSEL[4..0]
CLKUSR
V
CCPGM
V
CCPGM
Connect the pull-up resistors to
V
CCPGM
at 3.0- or 3.3-V power supply.
For more information,
refer to the MSEL pin
settings.
Use the CLKUSR pin to
supply the external clock
source to drive DCLK
during configuration.
Figure 7-6: Single Device AS x4 Mode Configuration
AS_DATA0/
ASDO
AS_DATA1
AS_DATA2
AS_DATA3
DCLK
nCSO
EPCQ Device
FPGA Device
10 kΩ
10 kΩ
10 kΩ
V
CCPGM
GND
nCEO
nCE
nSTATUS
nCONFIG
CONF_DONE
N.C.
MSEL[4..0]
CLKUSR
V
CCPGM
V
CCPGM
DATA0
DATA1
DATA2
DATA3
DCLK
nCS
Connect the pull-up resistors to
V
CCPGM
at 3.0- or 3.3-V power supply.
For more information,
refer to the MSEL pin
settings.
Use the CLKUSR pin to
supply the external clock
source to drive DCLK
during configuration.
Altera Corporation
Configuration, Design Security, and Remote System Upgrades in Cyclone V Devices
7-13
Active Serial Single-Device Configuration
CV-52007
2014.01.10