Table 7-2: MSEL Pin Settings for Each Configuration Scheme of Cyclone V Devices
Valid MSEL[4..0]
Power-On Reset
(POR) Delay
V
CCPGM
(V)
Design Security
Feature
Compression
Feature
Configuration Scheme
10100
Fast
1.8/2.5/3.0/3.3
Disabled
Disabled
FPP x8
11000
Standard
10101
Fast
1.8/2.5/3.0/3.3
Enabled
Disabled
11001
Standard
10110
Fast
1.8/2.5/3.0/3.3
Enabled/
Disabled
Enabled
11010
Standard
00000
Fast
1.8/2.5/3.0/3.3
Disabled
Disabled
FPP x16
(16)
00100
Standard
00001
Fast
1.8/2.5/3.0/3.3
Enabled
Disabled
00101
Standard
00010
Fast
1.8/2.5/3.0/3.3
Enabled/
Disabled
Enabled
00110
Standard
10000
Fast
1.8/2.5/3.0/3.3
Enabled/
Disabled
Enabled/
Disabled
PS
10001
Standard
10010
Fast
3.0/3.3
Enabled/
Disabled
Enabled/
Disabled
AS (x1 and x4)
10011
Standard
Use any valid
MSEL
pin
settings above
—
—
Disabled
Disabled
JTAG-based
configuration
You must also select the configuration scheme in the Configuration page of the Device and Pin
Options dialog box in the Quartus II software. Based on your selection, the option bit in the
programming file is set accordingly.
Note:
Related Information
•
Provides more information about the MSEL pin settings for configuration with hard processor system
(HPS) in system on a chip (SoC) FPGA devices.
•
Cyclone V Device Family Pin Connection Guidelines
Provides more information about JTAG pins voltage-level connection.
Configuration Sequence
Describes the configuration sequence and each configuration stage.
(16)
For configuration with HPS in SoC FPGA devices, refer to the FPGA Manager for the related MSEL pin settings.
Altera Corporation
Configuration, Design Security, and Remote System Upgrades in Cyclone V Devices
7-3
Configuration Sequence
CV-52007
2014.01.10