Modular I/O Banks for Cyclone V SE Devices
Table 5-20: Modular I/O Banks for Cyclone V SE Devices
The HPS row and column I/O counts are the number of HPS-specific I/O pins on the device. Each HPS-
specific pin may be mapped to several HPS I/Os.
Note:
A6
A5
A4
A2
Member Code
F896
U672
U484
F896
U672
U484
U672
U484
U672
U484
Package
32
16
16
32
16
16
16
16
16
16
3A
FPGA I/
O Bank
48
32
6
48
32
6
32
6
32
6
3B
80
68
22
80
68
22
68
22
68
22
4A
32
16
16
32
16
16
16
16
16
16
5A
16
—
—
16
—
—
—
—
—
—
5B
56
56
52
56
56
52
56
52
56
52
6A
HPS
Row I/O
Bank
44
44
23
44
44
23
44
23
44
23
6B
19
19
19
19
19
19
19
19
19
19
7A
HPS
Column
I/O
Bank
22
22
21
22
22
21
22
21
22
21
7B
12
12
8
12
12
8
12
8
12
8
7C
14
14
14
14
14
14
14
14
14
14
7D
80
13
6
80
13
6
13
6
13
6
8A
FPGA I/
O Bank
455
312
203
455
312
203
312
203
312
203
Total
Related Information
•
I/O Banks Locations in Cyclone V Devices
on page 5-19
•
on page 5-17
Provides guidelines about V
CCPD
and I/O banks groups.
Altera Corporation
I/O Features in Cyclone V Devices
5-25
Modular I/O Banks for Cyclone V SE Devices
CV-52005
2014.01.10