
ZYNQ Ultr FPGA Board AXU7EV User Manual
6 / 68
Amazon Store: https://www.amazon.com/alinx
Part 1: FPGA Development Board Introduction
The entire structure of the AXU7EV PGA development board is inherited
from our consistent core board + carrier board model. A high-speed inter-board
connector is used between the core board and the carrier board.
The core board is mainly composed of the smallest system of ZU7EV + 8
DDR4 + eMMC + 2 QSPI FLASH, the main FPGA chip is Xilinx's Zynq
Ult MPSoCs family chip, the model number is XCZU7EV-2FFVB1156I.
ZU7EV chip can be divided into processor system part Processor System (PS)
and programmable logic part Programmable Logic (PL). On the PS side and PL
side of the ZU7EV chip, there are 4 DDR4 and 4 DDR4 respectively, each with
a capacity of up to 1GB, which enables the ARM system and FPGA system to
independently process and store data. The 8GB eMMC FLASH memory chip
and two 256Mb QSPI FLASH which are on the PS side, used to statically store
the operating system, file system and user data of MPSoCs.
The AXU7EV carrier board expands its rich peripheral interface, including
1 FMC_LPC interface, 1 M.2 SSD interface, 1 Mini DP output interface, 2 SFP
Interfaces, 4 USB 3.0 Interface, 2 Gigabit Ethernet interfaces, 1 HDMI Input
Interfaces, 1 HDMI Output Interfaces, 2 UART, 1 SD card slot, 1 PCIe x8,
2-Channel CAN bus interfaces, 2-Channel RS485 bus interfaces, 1 MIPI
Camera Interface, 40-pin expansion ports and some keys and LEDs.
The following figure shows the structure of the entire development system: