
ZYNQ Ultr FPGA Board AXU7EV User Manual
44 / 68
Amazon Store: https://www.amazon.com/alinx
The DisplayPort interface ZYNQ pin assignment is as follows:
Signal Name
ZYNQ Pin Number ZYNQ Pin Number Description
GT0_DP_TX_N
505_TX3_N
N30
Low bits of DP Data
Transmit Negative
GT0_DP_TX_P
505_TX3_P
N29
Low bits of DP Data
Transmit Positive
GT1_DP_TX_N
505_TX2_N
P32
High bits of DP Data
Transmit Negative
GT1_DP_TX_P
505_TX2_P
P31
High bits of DP Data
Transmit Positive
505_DP_CLKN
505_CLK2_N
M28
DP Reference Clock
Positive
505_DP_CLKP
505_CLK2_P
M27
DP Reference Clock
Negative
DP_AUX_OUT_MIO27 PS_MIO27
A30
DP Auxiliary Data Output
DP_AUX_IN_MIO30
PS_MIO30
A33
DP Auxiliary Data Input
DP_OE_MIO29
PS_MIO29
A32
DP Auxiliary Data Output Enable
DP_HPD_MIO28
PS_MIO28
A31
DP Insertion Signal Detection
Part 3.5: USB3.0 Interface
There are 4 USB3.0 ports on the AXU7EV carrier board, supporting the
HOST working mode, and the data transmission speed is up to 5.0Gb/s.
USB3.0 is connected through the PIPE3 interface, and USB2.0 is connected to
the external USB3320C chip through the ULPI interface to realize high-speed
USB3.0 and USB2.0 data communication.
The USB interface is a flat USB interface (USB Type A), which is
convenient for users to connect different USB Slave peripherals (such as USB
mouse, keyboard or U disk) at the same time. The schematic diagram of
USB3.0 connection is shown as 3-5-1: