
ZYNQ Ultr FPGA Board AXU4EV-E User Manual
28 / 58
Amazon Store: https://www.amazon.com/alinx
Part 2.9: ACU4EV Core Board Size Dimension
Figure 2-9-1: ACU4EV Core Board Size Dimension
Part 2.10: Board to Board Connectors pin assignment
The core board has a total of four high-speed expansion ports. It uses four
120-pin inter-board connectors (J29/J30/J31/J32) to connect to the carrier
board.
The connectors used is Panasonic AXK5A2137YG, and the corresponding
connector model in the carrier board is Panasonic AXK6A2337YG. Among
them, J29 is connected to the IO of BANK65 and BANK66, J30 is connected to
the IO of BANK25, BANK26, BANK66 and the transceiver signal of BANK505
MGT, J31 is connected to the IO of BANK24 and BANK44, J32 is connected to
the MIO, VCCO_65, VCCO_66 and +12V power supply of PS.
Among them, the IO level standard of BANK43~46 is 3.3V, and the
level standard of BANK65 and BANK66 is determined by the VCCO_65
and VCCO_66 power supply of the carrier board, but cannot 1.8V;