
Operations
43
PXIe-9834
3.7.1
Multi-module Synchronization Interfaces
As shown in the following, four trigger input channels on the PXIe-
9834 can receive triggers from a master device. The external digi-
tal trigger input is on the front panel, and the PXI Trigger Bus,
PXI_STAR, and PXIe_DSTARB are from the PXIe chassis. When
the PXIe-9834 acts as a master device, its trigger signal is output
to one bit of the PXI Trigger Bus, as determined by software selec-
tion.
Figure 3-18: Trigger Architecture
MUX
Software Trigger
External Digital Trigger
Analog Trigger
PXI Trigger Bus
PXI_STAR
PXIe_DSTARB
Trigger
Decision
To internal FPGA
PXI Trigger Bus
Содержание PXIe-9834
Страница 6: ...vi Preface Leading EDGE COMPUTING This page intentionally left blank ...
Страница 10: ...x List of Figures Leading EDGE COMPUTING This page intentionally left blank ...
Страница 12: ...xii List of Tables Leading EDGE COMPUTING This page intentionally left blank ...
Страница 17: ...Introduction 5 PXIe 9834 Figure 1 2 Typical Frequency Response 50Ω input impedance ...
Страница 30: ...18 Introduction Leading EDGE COMPUTING This page intentionally left blank ...
Страница 34: ...22 Getting Started Leading EDGE COMPUTING This page intentionally left blank ...
Страница 60: ...48 Calibration Leading EDGE COMPUTING This page intentionally left blank ...
Страница 64: ...52 Important Safety Instructions Leading EDGE COMPUTING This page intentionally left blank ...