
Operations
23
PXIe-9834
3
Operations
This chapter contains information regarding analog input, trigger-
ing and timing for the PXIe-9834.
3.1 Functional Block Diagram
Figure 3-1: Functional Block Diagram
3.2 Analog Input Channel
3.2.1
Analog Input Front-End Configuration
Figure 3-2: Analog Input Architecture
The PXIe-9834's 50
Ω
or 1M
Ω
input impedance circuit, along
with AC/DC coupling, makes it easy to acquire a wide variety of
signals. Sophisticated attenuation circuit design offers several
XJ4
FPGA
DD
R3
CH0
CH1
CH2
CH3
CLK IN
TRG IN
System Power
XJ3
TN
B
Analog
Front End
TN
B
TN
B
TN
B
TN
B
System Clock
TN
B
Trigger
Buffer
Calibration
ADC
ADC
ADC
ADC
PXI
Instrumentation
Signals
PCI Express
Quad ADC
16 Bits
FPGA
Analog
Channel
OPA
FDA
Multiplier
(x1 or x2)
ADC
Attenuation
(÷1 or ÷10)
Hi-Z / 50
L.P.F
AC / DC
Calibration
Sources
Содержание PXIe-9834
Страница 6: ...vi Preface Leading EDGE COMPUTING This page intentionally left blank ...
Страница 10: ...x List of Figures Leading EDGE COMPUTING This page intentionally left blank ...
Страница 12: ...xii List of Tables Leading EDGE COMPUTING This page intentionally left blank ...
Страница 17: ...Introduction 5 PXIe 9834 Figure 1 2 Typical Frequency Response 50Ω input impedance ...
Страница 30: ...18 Introduction Leading EDGE COMPUTING This page intentionally left blank ...
Страница 34: ...22 Getting Started Leading EDGE COMPUTING This page intentionally left blank ...
Страница 60: ...48 Calibration Leading EDGE COMPUTING This page intentionally left blank ...
Страница 64: ...52 Important Safety Instructions Leading EDGE COMPUTING This page intentionally left blank ...