
Step 4 – Perform Post-Synthesis Simulation
ProASIC3/E Starter Kit User’s Guide and Tutorial
51
Set the following in the dialog box:
Technology
: Actel ProASIC3E (set by Libero IDE)
Part
: A3PE600
Fan-out Guide
: 12 (default)
Hard Limit to Fan-out
: Off (default). This refers to the fan-out limit.
Accept the default values for each of the other tabs in the Options for Implementation dialog box and click
OK
.
Figure 7-27. Options for Implementation Dialog Box-A3P250
Set the following in the dialog box:
Technology
: Actel ProASIC3 (set by Libero IDE)
Part
: A3P250
Fan-out Guide
: 12 (default)
Hard Limit to Fan-out
: Off (default). This refers to the fan-out limit.
Accept the default values for each of the other tabs in the Options for Implementation dialog box and click
OK
.
3.
In the Synplify main window, click
Run
. Synplify compiles and synthesizes the design into a netlist called Top.edn.
The resulting Top.edn file is then automatically translated by Libero IDE into a VHDL netlist called Top.vhd.
The resulting EDIF and VHDL files are displayed under Implementation Files in the File Manager.
4.
If any errors appear after you click the
Run
button, edit the file using the Synplify editor. To edit the file, double-
click the file name in the Synplify window. Any changes made here are saved to the original design file in Libero
IDE.
5.
Save and close Synplify. From the
File
menu, click
Exit
to close Synplify. Click
Yes
to save any settings made to the
Top_syn.prj in Synplify.
Step 4 – Perform Post-Synthesis Simulation
The next step is simulating the VHDL netlist of the design using the VHDL testbench created in the section,
a stimulus file and generate a VHDL testbench:” on page 44
1.
Click the
Simulation
icon in the Libero IDE Design Flow window, or right-click the
Top.vhd
file in the Design
Hierarchy tab and select
Run Post-Synthesis Simulation
. This launches the ModelSim Simulator that compiles the
source file and testbench.
Содержание ProASIC3/E
Страница 1: ...ProASIC3 E Starter Kit User s Guide and Tutorial...
Страница 6: ......
Страница 8: ......
Страница 24: ......
Страница 28: ......
Страница 34: ......
Страница 66: ......
Страница 70: ......
Страница 80: ......
Страница 82: ...82 ProASIC3 E Starter Kit User s Guide and Tutorial Figure B 1 Top Level View of ProASIC3 E Evaluation Board...
Страница 94: ...94 ProASIC3 E Starter Kit User s Guide and Tutorial Figure C 1 Layer 1 Top Signal Layer...
Страница 95: ...ProASIC3 E Starter Kit User s Guide and Tutorial 95 Figure C 2 Layer 2 Ground Plane Blank...
Страница 96: ...96 ProASIC3 E Starter Kit User s Guide and Tutorial Figure C 3 Layer 3 Signal 3 LVDS Receive Layer...
Страница 97: ...ProASIC3 E Starter Kit User s Guide and Tutorial 97 Figure C 4 Layer 4 LVDS Transmit Layer...
Страница 98: ...98 ProASIC3 E Starter Kit User s Guide and Tutorial Figure C 5 Layer 5 Power Plane Blank...
Страница 99: ...ProASIC3 E Starter Kit User s Guide and Tutorial 99 Figure C 6 Layer 6 Bottom...
Страница 100: ...100 ProASIC3 E Starter Kit User s Guide and Tutorial Figure C 7 Layer 6 Bottom Viewed from Bottom...
Страница 105: ......