MC97F2664
April 11, 2014 Ver. 1.4
41
7.13 Data Retention Voltage in Stop Mode
Table 7-13 Data Retention Voltage in Stop Mode
(T
A
= -40°C ~ +85°C, VDD= 1.8V ~ 5.5V)
Parameter
Symbol
Conditions
MIN
TYP
MAX
Unit
Data retention supply voltage
V
DDDR
–
1.8
–
5.5
V
Data retention supply current
I
DDDR
VDDR= 1.8V,
(T
A
= 25°C), Stop mode
–
–
1
μA
IDLE Mode
(Watchdog Timer Active)
V
DD
NOTE:
tWAIT is the same as (the selected bit overflow of BIT) X 1/(BIT Clock)
INT Request
Execution of
STOP Instruction
~ ~
Data Retention
~ ~
Stop Mode
Normal
Operating Mode
VIH
t
WAIT
V
DDDR
Figure 7.8 Stop Mode Release Timing when Initiated by an Interrupt
NOTE :
tWAIT is the same as (4096 X 4 X 16/f
IRC
) = (16.4 mS at fx=1MHz).
VDD
RESETB
Execution of
STOP Instruction
~ ~
Data Retention
~ ~
Stop Mode
Oscillation
Stabillization Time
Normal
Operating Mode
TWAIT
RESET
Occurs
0.2 VDD
V
DDDR
0.8 VDD
Figure 7.9 Stop Mode Release Timing when Initiated by RESETB
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...