MC97F2664
April 11, 2014 Ver. 1.4
193
11.11.13 USI0/1 SPI Block Diagram
RXCIEn
Rx Control
Receive Shift Register
(RXSR)
Data
Recovery
DORn Checker
USInDR[0], (Rx)
Tx Control
Transmit Shift Register
(TXSR)
USInDR, (Tx)
I
N
T
E
R
N
A
L
B
U
S
L
I
N
E
M
U
X
LOOPSn
TXCn
TXCIEn
DRIEn
DREn
Empty signal
To interrupt
block
INT_ACK
Clear
RXCn
Baud Rate Generator
USInBD
TXEn
SCLK
(fx: System clock)
MISOn
MOSIn
M
U
X
MASTERn
D
E
P
FXCHn
SCKn
SCK
Control
MASTERn
RXEn
To interrupt
block
M
U
X
Edge Detector
And
Controller
SSn
SS
Control
CPHAn
CPOLn
ORDn
(MSB/LSB-1st)
USInDR[1], (Rx)
USInSSEN
Figure 11.49 USI0/1 SPI Block Diagram (where n = 0 and 1)
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...