MC96FR116C
8
November, 2018 Rev.1.8
List of Figures
Figure 1-1 Device Nomenclature ......................................................................................................... 13
Figure 1-2 OCD Software and Connector............................................................................................. 14
Figure 1-3 OCD Mode Sequence .......................................................................................................... 15
Figure 1-4 OCD Interface Circuit ......................................................................................................... 16
Figure 1-5 E-PGM+ .............................................................................................................................. 17
Figure 1-6 PGMPlusLC-II .................................................................................................................... 18
Figure 1-7 Gang programmer ............................................................................................................... 18
Figure 2-1 Block Diagram of MC96FR116C ....................................................................................... 19
Figure 3-1 16 WLCSP Pin-out of MC96FR116CW ............................................................................. 20
Figure 3-2 16 QFN Pin-out of MC96FR116CU .................................................................................. 21
Figure 3-3 20 TSSOP Pin-out of MC96FR116CR .............................................................................. 22
Figure 4-1 PKG DIMENSION (16 WLCSP) ....................................................................................... 23
Figure 4-2 PKG DIMENSION (16 QFN) ............................................................................................. 24
Figure 4-3 PKG DIMENSION (20 TSSOP) ......................................................................................... 25
Figure 6-1 General I/O .......................................................................................................................... 27
Figure 6-2 I/O with external interrupt function .................................................................................... 28
Figure 7-1 AC Timing .......................................................................................................................... 35
Figure 7-2 Timing diagram of I
2
C ........................................................................................................ 36
Figure 7-3 IOL vs VOL for REM_PP_OUT ........................................................................................ 37
Figure 7-4 IOH vs VOH for REM_PP_OUT ........................................................................................ 37
Figure 7-5 Characteristics for REM_OD_OUT .................................................................................... 38
Figure 8-1 Program Memory ................................................................................................................ 39
Figure 8-2 DATA MEMORY (IRAM) ................................................................................................. 40
Figure 8-3 Lower 128 Byte of IRAM ................................................................................................... 41
Figure 8-4 PSW Register ...................................................................................................................... 43
Figure 8-5 DATA MEMORY (XRAM) ............................................................................................... 44
Figure 10-1 External Interrupt trigger condition ................................................................................... 56
Figure 10-2 Block Diagram of Interrupt Controller .............................................................................. 57
Figure 10-3 Sequence of Interrupt handling ......................................................................................... 59
Figure 10-4 Effective time of interrupt request after setting IEx registers ........................................... 60
Figure 10-5 Accept of another interrupt request in interrupt service routine ........................................ 60
Figure 10-6 Interrupt Request and Service Procedure .......................................................................... 61
Figure 10-7 Generating branch address to BIT interrupt service routine from vector table ................. 62
Figure 10-8 Processing General registers while an interrupt is serviced .............................................. 62
Figure 10-9 Timing chart for Interrupt Accept and Branch Address Generation ................................. 63
Figure 11-1 Block Diagram of Clock Generator .................................................................................. 70
Figure 11-2 Block Diagram of BIT ...................................................................................................... 73
Figure 11-3 Block Diagram .................................................................................................................. 75
Figure 11-4 WDT Interrupt and Reset Timing ..................................................................................... 76
Figure 11-5 Block Diagram of Timer 0,1 in 8-bit timer/counter mode ................................................ 79
Figure 11-6 Interrupt Period of Timer 0, 1 ........................................................................................... 80
Figure 11-7 Counter Operation of Timer 0, 1 ....................................................................................... 80