MC96F6432
June 22, 2018 Ver. 2.9
209
11.12.13 USI0 SPI Block Diagram
RXCIE0
Rx Control
Receive Shift Register
(RXSR)
Data
Recovery
DOR0 Checker
USI0DR[0], (Rx)
Tx Control
Transmit Shift Register
(TXSR)
USI0DR, (Tx)
I
N
T
E
R
N
A
L
B
U
S
L
I
N
E
M
U
X
LOOPS0
TXC0
TXCIE0
DRIE0
DRE0
Empty signal
To interrupt
block
INT_ACK
Clear
RXC0
Baud Rate Generator
USI0BD
TXE0
SCLK
(fx: System clock)
MISO0
MOSI0
M
U
X
MASTER0
D
E
P
FXCH0
SCK0
SCK
Control
MASTER0
RXE0
To interrupt
block
M
U
X
Edge Detector
And
Controller
SS0
SS
Control
CPHA0
CPOL0
ORD0
(MSB/LSB-1st)
USI0DR[1], (Rx)
USI0SSEN
Figure 11.66 USI0 SPI Block Diagram
Содержание MC96F6332D
Страница 24: ...MC96F6432 24 June 22 2018 Ver 2 9 4 Package Diagram Figure 4 1 48 Pin LQFP 0707 Package...
Страница 25: ...MC96F6432 June 22 2018 Ver 2 9 25 Figure 4 2 44 Pin MQFP Package...
Страница 26: ...MC96F6432 26 June 22 2018 Ver 2 9 Figure 4 3 32 Pin LQFP Package...
Страница 27: ...MC96F6432 June 22 2018 Ver 2 9 27 Figure 4 4 32 Pin SOP Package...
Страница 28: ...MC96F6432 28 June 22 2018 Ver 2 9 Figure 4 5 28 Pin SOP Package...