A96G150 User's manual
16. USART2
233
Figure 104. SPI Clock Formats when UCPHA = 0
When UCPHA=0, the slave begins to drive its MISO2 output with the first data bit value when SS goes
to active low. The first XCK edge causes both the master and the slave to sample the data bit value on
their MISO2 and MOSI inputs, respectively.
At the second XCK edge, the USART2 shifts the second data bit value out to the MOSI and MISO2
outputs of the master and slave, respectively. Unlike the case of UCPHA=1, when UCPHA=0, the
slave’s SS input must go to its inactive high level between transfers. This is because the slave can
prepare the first data bit when it detects falling edge of SS input.
XCK
(UCPOL=1)
MISO
MOSI
XCK
(UCPOL=0)
/SS OUT
(MASTER)
BIT7
BIT0
/SS IN
(SLAVE)
BIT6
BIT1
…
…
BIT2
BIT5
BIT0
BIT7
BIT1
BIT6
SAMPLE
MSB First
LSB First
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...