A96G150 User's manual
12. Timer 0/1/2/3/4/5
153
12.5.6
Register description
T4ADRH (Timer 4 A data High Register): 100AH
7
6
5
4
3
2
1
0
T4ADRH7
T4ADRH6
T4ADRH5
T4ADRH4
T4ADRH3
T4ADRH2
T4ADRH1
T4ADRH0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: FFH
T4ADRH[7:0]
T4 A Data High Byte
T4ADRL (Timer 4 A Data Low Register): 100BH
7
6
5
4
3
2
1
0
T4ADRL7
T4ADRL6
T4ADRL5
T4ADRL4
T4ADRL3
T4ADRL2
T4ADRL1
T4ADRL0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: FFH
T4ADRL[7:0]
T4 A Data Low Byte
NOTE:
Do not write
“0000H” in the T4ADRH/T4ADRL register when PPG mode.
T4BDRH (Timer 4 B Data High Register): 100CH
7
6
5
4
3
2
1
0
T4BDRH7
T4BDRH6
T4BDRH5
T4BDRH4
T4BDRH3
T4BDRH2
T4BDRH1
T4BDRH0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: FFH
T4BDRH[7:0]
T4 B Data High Byte
T4BDRL (Timer 4 B Data Low Register): 100DH
7
6
5
4
3
2
1
0
T4BDRL7
T4BDRL6
T4BDRL5
T4BDRL4
T4BDRL3
T4BDRL2
T4BDRL1
T4BDRL0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: FFH
T4BDRL[7:0]
T4 B Data Low
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...