A96G140/A96G148/A96A148 User’s manual
7. Interrupt controller
65
0 (Bit0)
Interrupt
Group
1 (Bit1)
2 (Bit2)
3 (Bit3)
4 (Bit4)
5 (Bit5)
Interrupt 0
Interrupt 6
Interrupt 12
Interrupt 18
Interrupt 1
Interrupt 7
Interrupt 13
Interrupt 19
Interrupt 2
Interrupt 8
Interrupt 14
Interrupt 20
Interrupt 3
Interrupt 9
Interrupt 15
Interrupt 21
Interrupt 4
Interrupt 10
Interrupt 16
Interrupt 22
Interrupt 5
Interrupt 11
Interrupt 17
Interrupt 23
Highest
Lowest
Highest
Lowest
Figure 15. Interrupt Group Priority Level
7.1
External interrupt
External interrupts on INT0, INT1, INT5, INT6 and INT11 pins receive various interrupt requests
depending on the external interrupt polarity 0 high/low register (EIPOL0H/L) and external interrupt
polarity 1 register (EIPOL1) as shown in figure 14.
Each external interrupt source has enable/disable bits.
External interrupt flag 0 register (EIFLAG0) and external interrupt flag 1 register 1 (EIFLAG1) indicate
status of external interrupts.