![abaco systems PPC11A Скачать руководство пользователя страница 111](http://html.mh-extra.com/html/abaco-systems/ppc11a/ppc11a_hardware-reference-manual_450723111.webp)
Publication No. PPC11A-HRM/1
Control and Status Registers 111
5.52
Scratchpad Memory Registers (Offset 0x720 to 0x72F)
This is a 16-byte scratchpad memory area that is available for application software. It
is not used within the FPGA.
NOTE
These registers are only reset by a power cycle.
5.53
BMM UART Registers (Offsets 0x0 to 0x7)
The UART is accessed by a dedicated chip select (CS4), so its base address is
software configurable. It is functionally equivalent to an industry-standard 16550
UART. See the Lattice “Reference Design RD1042” documentation for register
details.
Содержание PPC11A
Страница 1: ...Hardware Reference Manual PPC11A 6U VME Single Board Computer Edition 1 Publication No PPC11A HRM 1 ...
Страница 27: ...Publication No PPC11A HRM 1 Functional Description 27 Figure 4 2 Block Diagram T2081 ...
Страница 113: ...Publication No PPC11A HRM 1 Connectors 113 Figure 6 2 Rear Connector Position ...