VCU1287 IBERT Getting Started Guide
51
UG1203 (v2016.4) December 15. 2016
Chapter 2:
Creating the IBERT Cores
Creating the GTY IBERT Core
The Vivado Design Suite 2016.4 is required to rebuild the designs shown here.
This section provides a procedure to create a single Quad GTY IBERT core. The procedure
assumes Quad 124 at 28.00 Gb/s line rate, but cores for any of the GTY Quads with any
supported line rate can be created following the same series of steps.
For more details on generating IBERT cores, see
Vivado Design Suite User Guide:
Programming and Debugging
(UG908)
1. Start the Vivado Design Suite.
2. In the Vivado Design Suite window, click
Manage IP
(highlighted in
) and
select
New IP Location
.
3. A Create a New Customized IP Location dialog window opens. Click
Next
.
4. In the Manage IP Settings window, select a part by clicking the
(...)
button next to the
Part field. A Select Device window displays. Use the drop-down menu items to narrow
the choices. Select the
xcvu095-ffvb2104-3-e
device (
). Click
OK
.
5. Back on the Manage IP Catalog window, select
Verilog
for Target language,
Vivado
Simulator
for Target simulator,
Mixed for Simulator language
, and a directory to save
the customized IP (
). Click
Finish
.
Note:
Make sure the directory name does not include spaces.