
512
March 2002 Release
1-800-255-7778
Virtex-II Pro™ Platform FPGA Documentation
Chapter 7:
Exceptions and Interrupts
R
ESR
[PIL]
←
1 for attempted execution of an illegal instruction, otherwise 0. This bit
is set if software attempts to execute a floating-point instruction.
[PPR]
←
1 for attempted execution of a privileged instruction in user mode,
otherwise 0.
[PTR]
←
1 for exceptions due to trap instructions, otherwise 0.
[MCI]
←
Unchanged.
All remaining bits are cleared to 0.
DEAR
Not used.
MSR
[AP, APE, WE, EE, PR, FP, FE0, DWE, FE1, IR, DR]
←
0.
[CE, ME, DE]
←
Unchanged.
Register
Value After Interrupt