
March 2002 Release
507
Virtex-II Pro™ Platform FPGA Documentation
1-800-255-7778
Interrupt Reference
R
ESR
[DST]
←
1 if the operation is a store,
dcbi
,
dcbz
, or
dccci
, otherwise 0.
[DIZ]
←
1 if the exception was caused by a zone-protection violation, otherwise
0.
[U0F]
←
1 if the exception was caused by a U0 violation, otherwise 0.
[MCI]
←
Unchanged.
All remaining bits are cleared to 0.
DEAR
Loaded with the effective address of the failed data-access.
MSR
[AP, APE, WE, EE, PR, FP, FE0, DWE, FE1, IR, DR]
←
0.
[CE, ME, DE]
←
Unchanged.
Register
Value After Interrupt