Xilinx FMC XM104 User Manual Download Page 14

14

www.xilinx.com

FMC XM104 Connectivity Card User Guide

UG536 (v1.1) September 24, 2010

Chapter 1:

XM104

4. Multi-Gigabit Transceiver Data Port 2 - J11 SATA1

Board FPGA multi-gigabit transceiver Data Port 2 signals are wired to Serial ATA host 
connector J11 on the XM104. Data Port 2 connections between the XM104 FMC HPC 
connector and Serial ATA connector J11 are defined in 

Table 1-5

5. Multi-Gigabit Transceiver Data Port 3 - J12 SATA2

Board FPGA multi-gigabit transceiver Data Port 3 signals are wired to a Serial ATA host 
connector J12 on the XM104. Data Port 3 connections on the XM104 FMC HPC connector 
and Serial ATA connector J12 are defined in 

Table 1-6

.

Table 1-5:

FPGA Multi-Gigabit Transceiver Data Port 2 Connectivity

FMC HPC Connector J1 

Pin

Signal Name

Serial ATA Connector 

J11

A26

DP2_C2M_P

(1)

2

A27

DP2_C2M_N

(1)

3

A7

DP2_M2C_N

(1)

5

A6

DP2_M2C_P

(1)

6

Notes: 

1. AC coupled using a series 0.1 uF capacitor

Table 1-6:

FPGA Multi-Gigabit Transceiver Data Port 3 Connectivity

FMC HPC Connector J1 

Pin

Signal Name

Serial ATA Connector 

J12

A30

DP3_C2M_P

(1)

2

A31

DP3_C2M_N

(1)

3

A11

DP3_M2C_N

(1)

5

A10

DP3_M2C_P

(1)

6

Notes: 

1. AC coupled using a series 0.1 uF capacitor

Summary of Contents for FMC XM104

Page 1: ...FMC XM104 Connectivity Card User Guide UG536 v1 1 September 24 2010...

Page 2: ...ssly disclaims any liability in connection with technical support or assistance that may be provided to you in connection with the Information THE DOCUMENTATION IS DISCLOSED TO YOU AS IS WITH NO WARRA...

Page 3: ...sary Equipment 8 System Setup 8 Technical Support 9 Board Technical Description 10 Detailed Description 11 1 VITA 57 1 FMC HPC Connector J1 13 2 Multi Gigabit Transceiver Data Port 0 13 3 Multi Gigabi...

Page 4: ...4 www xilinx com FMC XM104 Connectivity Card User Guide UG536 v1 1 September 24 2010...

Page 5: ...ns for additional documentation on Xilinx tools and solutions ISE Design Suite www xilinx com ise Answer Browser www xilinx com support Intellectual Property www xilinx com ipcenter The XM104 can be u...

Page 6: ...6 www xilinx com FMC XM104 Connectivity Card User Guide UG536 v1 1 September 24 2010 Preface About This Guide...

Page 7: ...ws SP601 Si5368 clock source only SP605 Si5368 clock source and Data Port 0 DP0 channel ML605 LPC J63 Si5368 and DP0 channel ML623 Si5368 clock source only SP623 Si5368 clock source only Table 1 1 FMC...

Page 8: ...page 5 1 Turn off the DC power switch and disconnect the input power source from the board 2 Remove the XM104 from the electrostatic device ESD bag 3 Using a small Phillips screwdriver remove the two...

Page 9: ...inx offers technical support for this product only when used in conjunction with boards listed in Table 1 1 For assistance with the XM104 and Xilinx boards contact Xilinx for technical support at www...

Page 10: ...ce and a Si5368 any rate precision clock multiplier and jitter attenuator integrated circuits provide a variety of programmable differential clock sources to the board s FGPA The Si5368 integrated cir...

Page 11: ...tailed Description The numbered features in Figure 1 3 correlate to the features and notes listed in Table 1 2 page 12 For full functionality the XM104 must be installed on a board FMC connector suppo...

Page 12: ...The connector is mounted on the bottom side of the XM104 This connector is mounted on the bottom side of the card 6 5 MGT Data Port 3 Serial ATA Port 2 FPGA multi gigabit transceiver data port 3 on Se...

Page 13: ...eiver Data Port 0 Board FPGA multi gigabit transceiver Data Port 0 signals are wired to SMA connectors on the XM104 Data Port 0 connections between the XM104 FMC HPC connector and four SMA connectors...

Page 14: ...3 signals are wired to a Serial ATA host connector J12 on the XM104 Data Port 3 connections on the XM104 FMC HPC connector and Serial ATA connector J12 are defined in Table 1 6 Table 1 5 FPGA Multi Gi...

Page 15: ...l requires a bus master to initiate communication to a peripheral device using a start condition followed by a device select code The device select code consists of a 4 bit Device Type Identifier and...

Page 16: ...ddressing protocol requires a bus master to initiate communication to a peripheral device using a start condition followed by a device select code The device select code consists of a 4 bit Device Typ...

Page 17: ...Guide www xilinx com 17 UG536 v1 1 September 24 2010 Board Technical Description The two downstream IIC devices connected to the PCA9543 are at the following IIC addresses Si570 IIC address is at 0x5...

Page 18: ...s connected one of the Si5368 differential clock inputs The default clock frequency is 156 25 MHz Connections to the FMC HPC connector are defined in Table 1 11 The component installed on the XM104 is...

Page 19: ...VDS Output CKOUT5 FS_OUT_P H5 CLK0_M2C_N LVDS CKOUT5 FS_OUT_N G2 CLK1_M2C_P LVDS Output CKOUT2_P G3 CLK1_M2C_N LVDS CKOUT2_N K4 CLK2_M2C_P LVDS Output CKOUT3_P K5 CLK2_M2C_N LVDS CKOUT3_N J2 CLK3_M2C_...

Page 20: ...ish clock outputs The Si5368 is located at IIC address 0x68 For additional application information on the Si5368 component see the manufacturer s data sheet at www silabs com G10 LA03_N LVCMOS_Vadj Ou...

Page 21: ...Mouser Electronics Authorized Distributor Click to View Pricing Inventory Delivery Lifecycle Information Xilinx HW FMC XM104 G...

Reviews: