W7500x Reference Manual Version1.1.0
171 / 399
RO
[31:0] ALT_CTRL_BASE_PTR : Base address of the alternate data structure
This read only register returns the base address of the alternate data structure.
DMA channel wait on request status register
(DMA_WAITONREQ_STATUS)
Address offset : 0x010
Reset value : 0x0000_0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
DMA_WAITONREQ[5:0]
RO
[Channel-1] DMA_WAITONREQ – Channel wait on request status
This read-only register returns the status of dma_waitonreq[Channel-1].
0 : dma_waitonreq is low
1 : dma_waitonreq is high
DMA channel software request register
(DMA_CHNL_SW_REQUEST)
Address offset : 0x014
Reset value : -
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
CHNL_SW_REQUEST[5:0]
WO
[Channel-1] CHNL_SW_REQUEST – Set the appropriate bit to generate a software DMA
request on the corresponding DMA channel
This read-only register enables to generate a software DMA request.
0 : dose not create a DMA request for [Channel-1]