W632GU6NB
Publication Release Date: Aug. 20, 2018
Revision: A01
- 12 -
7. BLOCK DIAGRAM
CKE
A10
CLOCK
BUFFER
COMMAND
DECODER
ADDRESS
BUFFER
REFRESH
COUNTER
COLUMN
COUNTER
CONTROL
SIGNAL
GENERATOR
MODE
REGISTER
COLUMN
DECODER
SENSE
AMPLIFIER
COLUMN
DECODER
SENSE
AMPLIFIER
DATA CONTROL CIRCUIT
DM MASK LOGIC
DQ
BUFFER
COLUMN
DECODER
SENSE
AMPLIFIER
NOTE: The cell array configuration is 16384 * 1024 * 16
R
O
W
D
E
C
O
D
E
R
R
O
W
D
E
C
O
D
E
R
R
O
W
D
E
C
O
D
E
R
A0
A9
A11
A12
A13
CS#
RAS#
CAS#
WE#
CK, CK#
PREFETCH REGISTER
ODT
CONTROL
COLUMN
DECODER
SENSE
AMPLIFIER
COLUMN
DECODER
COLUMN
DECODER
SENSE
AMPLIFIER
COLUMN
DECODER
CELL ARRAY
BANK #5
R
O
W
D
E
C
O
D
E
R
R
O
W
D
E
C
O
D
E
R
R
O
W
D
E
C
O
D
E
R
R
O
W
D
E
C
O
D
E
R
ODT
CELL ARRAY
BANK #7
CELL ARRAY
BANK #4
CELL ARRAY
BANK #6
CELL ARRAY
BANK #3
CELL ARRAY
BANK #2
CELL ARRAY
BANK #1
ZQ CAL
ZQCL, ZQCS
RZQ
V
SSQ
ZQ
To ODT/output drivers
BA2
BA1
BA0
COLUMN
DECODER
SENSE
AMPLIFIER
R
O
W
D
E
C
O
D
E
R
CELL ARRAY
BANK #0
DLL
CK, CK#
WRITE
drivers
READ
drivers
DQL0
−DQL7
LDQS, LDQS#
DQU0
−DQU7
LDQS, LDQS#
DQL0
−DQL7
LDQS, LDQS#
DQU0
−DQU7
UDQS, UDQS#
LDM, UDM
LDM, UDM
Note:
RZQ and V
SSQ
are external component