
W632GG6KB
Publication Release Date: Jan. 03, 2017
Revision: A06
- 103 -
10.6.3 Differential swing requirements for clock (CK - CK#) and strobe (DQS - DQS#)
Table 19
– Differential DC and AC Input Level
PARAMETER
SYMBOL
DDR3-1333, DDR3-1600 & DDR3-1866
UNIT
NOTES
MIN.
MAX.
Differential input high
V
IHDIFF
+0.200
Note 3
V
1
Differential input low
V
ILDIFF
Note 3
-0.200
V
1
Differential input high AC
V
IHDIFF(AC)
2 x (V
IH(AC)
- V
REF
)
Note 3
V
2
Differential input low AC
V
ILDIFF(AC)
Note 3
2 x (V
IL(AC)
- V
REF
)
V
2
Notes:
1. Used to define a differential signal slew-rate.
2. For CK - CK# use V
IH.CA(AC)
/V
IL.CA(AC)
of ADD/CMD and V
REFCA
; for DQSL, DQSL#, DQSU , DQSU# use
V
IH.DQ(AC)
/V
IL.DQ(AC)
of DQs and V
REFDQ
; if a reduced AC-high or AC-low level is used for a signal group, then the
reduced level applies also here.
3. These values are not defined; however, the single-ended signals CK, CK#, DQSL, DQSL#, DQSU, DQSU# need to be within
the respective limits (V
IH(DC)
max, V
IL(DC)min
) for single-ended signals as well as the limitations for overshoot and
undershoot. Refer to section 10.12
“Overshoot and Undershoot Specifications”
on page 121.
t
DVAC
t
DVAC
Half cycle
V
IHDIFF(AC)min
V
IHDIFFmin
0
V
ILDIFFmax
V
ILDIFF(AC)max
D
if
fe
re
n
ti
a
l
In
p
u
t
V
o
lt
a
g
e
(
i.
e
.
D
Q
S
–
D
Q
S
#
,
C
K
-
C
K
#
)
time
Figure 90
– Definition of differential ac-swing and “time above AC-level” t
DVAC