![Transmeta Crusoe TM5500 System Design Manual Download Page 13](http://html1.mh-extra.com/html/transmeta/crusoe-tm5500/crusoe-tm5500_system-design-manual_1152433013.webp)
July 17, 2002
13
C h a p t e r 2
Example System Block Diagram
and Schematics
2.1 System Block Diagram
The block diagram below shows major elements of a TM5500/TM5800 processor-based system design.
Signals and bus interconnections are also shown. For detailed circuit design information, see the reference
schematics throughout this document (also available in OrCAD format from your Transmeta representative).
Figure 2:
Example System Block Diagram
To Rest Of Motherboard
Crusoe Processor
V2_5, V3_3,
V_CPU_CORE, V_CPU_PLL
CPU Core
Power Supply
V_CPU_CORE
Memory
Power Supply
V2_5_STR, V3_3_STR
Transmeta Debug Connector A
(30-pin)
Temperature
Sensor
V3_3
8Mbit Serial
Flash for
CMS
2kbit Serial
Mode-Bit
ROM
S
e
ri
es
T
e
rm
inat
ion
SUSPEND#
DDR_CKE[1:0]
S
e
ri
es
T
e
rm
inat
ion
SUSPEND#
SDR_CKE[3:0]
SU
SPEN
D
#
E
P
R
O
M
A
[2:
1]
(opt
ional)
P
C
I_
C/B
E
#
[3
:0
]
P
C
I_
CL
K
RUN#
, P
C
I_
D
EVSEL
#
, PC
I_
F
R
AME#
PC
I_
IR
D
Y
#
, PC
I_
L
O
C
K
#
, PC
I_
PAR
CP
U_
RS
T
#
C
L
K_
PC
I_
T
M
PC
I_
PER
R
#
, PC
I_
ST
O
P
#
, PC
I_
T
R
D
Y
#
P
C
I_
RE
Q#
[5
:0
]
PC
I_
SER
R
#
SUSC#
SUSB#
PWRGOOD
P
C
I_
F
E
RR#
CP
U_
IGNNE
#
, INIT#
, INTR, NM
I, S
M
I#
CP
U_
CL
K
, CP
U_
S
T
P
C
L
K
#
, S
U
S
P
E
ND#
PC
I_
R
S
T
#
CPU_RST#
SYS_RST#
connect to system-level reset
Temp Alert
to
southbridge
a
ll S
ys
te
m
P
O
WE
R
GOOD
s
ignals
(w
ir
e O
R
ed)
POWERGOOD
VRDA[4:0]
DDR Interface Signals
SDR Interface Signals
P
C
I_
A
D
[31:
0]
P
C
I_
GNT#
[5
:0
]
P
C
I_
HL
DA
#
P
C
I_
HL
D#
TDM_TCK,
TDO,TDI,TMS,
TRST#
SRCLK, SRDATA
SROM_SCLK,
SROM_SOUT,
SROM_SIN,
SROM_CS[1:0]
TDM_SCL
TDM_SDA
(Serial Debug
Bus interface)
DDR SDRAM
V2_5_STR
SDR SDRAM
V3_3_STR
SDR_DQ[63:0], SDR_A[12:0],
SDR_DQMB[7:0],SDR_CS#[3:0],
SDR_BA[1:0], SDR_CAS#,SDR_RAS#,
SDR_WE#, SDR_CLK[3:0]
DDR_DQ[63:0], DDR_A[12:0],
DDR_DQS[7:0],DDR_BA[1:0], DDR_CS#[3:0],
DDR_DQM[7:0]DDR_CLKA/A#, DDR_CLKB/B#,
DDR_RAS#,DDR_CAS#, DDR_WE#
DIODE_CATHODE
DIODE_ANODE
Transmeta Corp.
Confidential
NDA Required
06/04/2001
DEBUG_INIT
NM_DEBUG_INIT
High-Speed Bi-
Directional Level-
Translator Isolation
V5_0_ALWAYS
V3_3
V3_3
SDR SDRAM
Delay Loop
(SDR_CLKIN,
SDR_CLKOUT)
V5_0_ALWAYS
High-Speed Bi-
Directional Level-
Translator Isolation
1
Summary of Contents for Crusoe TM5500
Page 1: ...TM5500 TM5800 System Design Guide July 17 2002...
Page 6: ...July 17 2002 6 List of Tables...
Page 8: ...July 17 2002 8 List of Figures...
Page 50: ...July 17 2002 50 Processor Power Supplies and Power Management...
Page 110: ...July 17 2002 110 System Design Considerations...
Page 122: ...July 17 2002 122 System Design Checklists...
Page 128: ...July 17 2002 128 Serial Write protection PLD Data...
Page 130: ...July 17 2002 130 Index...