TQ-Systems TQMa6x User Manual Download Page 57

 

User's Manual  l  TQMa6x & TQMa6xP UM 0403  l  © 2019, TQ-Systems GmbH 

 

Page  51 

 

7.2

 

References 

 

Table 63: 

Further applicable documents 

No. 

Name 

Rev., Date 

Company 

(1)

 

  IMX6SDLIEC, i.MX6 Solo / DualLite Applications Processors Data Sheet 

Revision 5, 06/2015 

NXP 

(2)

 

  IMX6DQIEC, i.MX6 Dual / Quad Applications Processors Data Sheet 

Revision 4, 07/2015 

NXP

 

(3)

 

  IMX6DQPIEC, i.MX6 DualPlus / QuadPlus Applications Processors Data Sheet 

Revision 2, 09/2017 

NXP

 

(4)

 

  IMX6SDLRM, i.MX6 Solo / DualLite Applications Processor Reference Manual 

Revision 2, 04/2015 

NXP

 

(5)

 

  IMX6DQRM, i.MX6 Dual / Quad Applications Processor Reference Manual 

Revision 3, 07/2015 

NXP

 

(6)

 

  IMX6DQPRM i.MX6 DualPlus/6QuadPlus Applications Processor Reference Manual 

Revision 1, 09/2017 

NXP 

(7)

 

  IMX6DQCE, Chip Errata for the i.MX6 Dual / Quad 

Revision 5, 06/2015 

NXP 

(8)

 

  IMX6SDLCE, Chip Errata for the i.MX6 Solo / DualLite 

Revision 5, 12/2014 

NXP 

(9)

 

  IMX6DQ6SDLHDG, Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo 

Revision 1, 06/2013 

NXP 

(10)

 

  MMPF0100, 14 Channel Configurable Power Management Integrated Circuit 

Revision 11.0, 08/2015 

NXP

 

(11)

 

  AN4509, i.MX6 Dual / Quad Power Consumption Measurement 

Revision 0, 09/2012 

NXP

 

(12)

 

  AN4576, i.MX6 DualLite Power Consumption Measurement 

Revision 1, 03/2013 

NXP

 

(13)

 

  AN4579, i.MX6 Series Thermal Management Guidelines 

Revision 0, 11/2012 

NXP

 

(14)

 

  AN4871, Application Note Assembly Handling for Lidless FCBGA Packages 

Revision 0, 02/2014 

NXP

 

(15)

 

  AN4724, Application Note i.MX6 Dual / Quad Product Usage Lifetime Estimates 

Revision 2, 07/2014 

NXP

 

(16)

 

  AN4725, Application Note i.MX6 Solo / DualLite Product Usage Lifetime Estimates 

Revision 1, 12/2014 

NXP

 

(17)

 

  MBa6x User's Manual 

– current – 

TQ-Systems 

(18)

 

  Support-Wiki for the TQMa6x 

– current – 

TQ-Systems 

(19)

 

  TQMa6x-MBa6x_TechNote 

Revision 0202a, 2015 

TQ-Systems 

 
 

Summary of Contents for TQMa6x

Page 1: ...TQMa6x TQMa6xP User s Manual TQMa6x TQMa6xP UM 0403 19 09 2019...

Page 2: ...3 2 1 1 i MX6 derivatives 6 3 2 1 2 eFUSEs 6 3 2 1 3 i MX6 errata 6 3 2 1 4 Boot modes 7 3 2 1 5 Boot configuration 8 3 2 1 6 Boot interfaces 9 3 2 1 7 Boot device eMMC 9 3 2 1 8 Boot device SPI NOR...

Page 3: ...out differences connector X2 TQMa6x Rev 02xx Rev 04xx 40 4 MECHANICS 41 4 1 Connectors 41 4 2 Dimensions 41 4 3 Component placement 43 4 4 Adaptation to the environment 44 4 5 Protection against exter...

Page 4: ...15 Table 17 Temperature sensor 15 Table 18 Internally used interfaces 16 Table 19 Externally available interfaces 16 Table 20 Signals AUD3 17 Table 21 Signals CCM 17 Table 22 Signals ECSPI1 ECSPI5 17...

Page 5: ...MX6 6 Illustration 3 Block diagram DDR3L SDRAM connection 12 Illustration 4 Block diagram eMMC NAND flash connection 13 Illustration 5 Block diagram SPI NOR flash connection 13 Illustration 6 Block d...

Page 6: ...ble 10 3 2 7 4 3 2 5 23 6 5 Illustration 22 Table 58 Table 59 Formatting links updated Clocks corrected Warning updated Updated Package temperature replaced with Case temperature Case temperature DDR3...

Page 7: ...and trademarks are rightly protected by a third party 1 3 Disclaimer TQ Systems GmbH does not guarantee that the information in this User s Manual is up to date correct complete or of good quality No...

Page 8: ...ortant details or aspects for working with TQ products Command A font with fixed width is used to denote commands contents file names or menu items 1 7 Handling and ESD tips General handling of your T...

Page 9: ...nts used for example CompactFlash cards are to be taken note of They contain if applicable additional information that must be taken note of for safe and reliable operation These documents are stored...

Page 10: ...characteristics NXP i MX6 Solo DualLite Dual Quad DualPlus QuadPlus Up to 2 Gbyte DDR3L SDRAM 64 bit interface except Solo 32 bit interface Up to 8 Gbyte eMMC NAND flash Up to 128 Mbyte SPI NOR flash...

Page 11: ...S PDIF 2 CAN 2 General Purpose Clocks 2 I2 C 2 LVDS display 2 SPI 2 USB 2 0 Hi Speed 1 USB Host 1 USB OTG 40 GPIO 4 PWM 4 UART with Handshake Further interfaces of the i MX6 are also available as an a...

Page 12: ...C to 105 C Yes i MX6Q Quad Industrial 800 MHz 40 C to 105 C Yes i MX6DP DualPlus Industrial 800 MHz 40 C to 105 C Yes i MX6QP QuadPlus Industrial 800 MHz 40 C to 105 C Yes 3 2 1 2 eFUSEs The eFUSEs in...

Page 13: ...ides two possibilities Burning internal eFuses Reading dedicated GPIO pins The exact behaviour during booting depends on the value of the register BT_FUSE_SEL The following table shows the behaviour o...

Page 14: ...g 11 Reserved Solo DualLite Dual Quad 11 Extension Mode DualPlus QuadPlus see BOOT_CFG3 1 0 0 BOOT_CFG3_5 X2 99 BOOT_CFG3 4 0 BOOT_CFG3_4 X2 100 BOOT_CFG3 3 Reserved 0 BOOT_CFG3_3 X2 101 BOOT_CFG3 2 B...

Page 15: ...nabled 1 BOOT_CFG1_1 X2 121 BOOT_CFG2 7 eMMC Bus Width 000 1 bit 001 4 bit 010 8 bit 101 4 bit DDR MMC 4 4 110 8 bit DDR MMC 4 4 0 BOOT_CFG2_7 X2 107 BOOT_CFG2 6 1 BOOT_CFG2_6 X2 108 BOOT_CFG2 5 0 BOO...

Page 16: ...4 5 CS select SPI only 00 CS 0 01 CS 1 10 CS 2 11 CS 3 0 BOOT_CFG4_5 X2 89 BOOT_CFG4 4 1 BOOT_CFG4_4 X2 90 BOOT_CFG4 3 SPI Addressing SPI only 0 2 bytes 16 bit 3 75 MHz Clock 1 3 Bytes 24 bit 15 MHz C...

Page 17: ...121 BOOT_CFG1 0 SD Loopback Clock Source Sel for SDR50 and SDR104 only 0 through SD pad 1 direct 0 BOOT_CFG1_0 X2 122 BOOT_CFG2 7 SD Calibration Step 00 1 delay cell 01 1 delay cell 10 2 delay cell 1...

Page 18: ...memory interface depend on the i MX6 derivative The following table shows the different possibilities Table 10 i MX6 SDRAM interface according to i MX6 derivative i MX6 derivative Bus width Clock SDR...

Page 19: ...he following block diagram shows how the SPI NOR flash is connected to the i MX6 i MX6 SPI NOR flash ECSPI1_SCK ECSPI1_SS1 C S ECSPI1_MOSI DQ0 DQ1 ECSPI1_MISO W Connector X3 40 SPI NOR_WP 10 k VCC3V3...

Page 20: ...hows the EEPROM used Table 14 EEPROM component Manufacturer Part number Size Temperature range STM M24C64 WDW6TP 64 kbit 45 C to 85 C The I2 C address of the EEPROM is 0x50 101 0000b In the EEPROM TQM...

Page 21: ...option depending on the use case It is to be taken note of that the typical charging current is only 60 A For long term bridging an external RTC connected at the I2 C bus on the carrier board is reco...

Page 22: ...d EPIT 2 Secondary EPIT1 EPIT2 Multiplexing has to be adapted ESAI 1 Secondary Multiplexing has to be adapted FLEXCAN 2 Primary 3 2 5 6 FLEXCAN1 FLEXCAN2 GPIO 40 Primary 3 2 5 7 GPMI 1 Secondary Multi...

Page 23: ...5 and 6 3 2 5 3 CCM The i MX6 clock controller CCM provides two programmable clocks The following table shows the signals of the CCM Table 21 Signals CCM Signal name Direction i MX6 ball TQMa6x Remark...

Page 24: ...24 X2 44 RGMII_TD2 O E21 X2 42 RGMII_TD1 O F20 X2 40 RGMII_TD0 O C22 X2 38 RGMII_TX_CTL O C23 X2 46 RGMII_TXC O D21 X2 34 Note NVCC_ENET NVCC_ENET_IN has to be connected externally The RGMII interface...

Page 25: ...ced ENET performance On account of the NXP erratum ERR006687 which describes reduced ENET performance when responding to interrupts new variants were introduced with TQMa6x revision 04xx The workaroun...

Page 26: ...ction i MX6 ball TQMa6x Remark GPIO1_IO5 I O R4 X1 86 Only on Variant C see Illustration 11 GPIO1_IO30 I O U20 X1 149 GPIO1_IO29 I O W20 X1 151 GPIO1_IO28 I O V21 X1 153 GPIO1_IO26 I O W22 X1 154 GPIO...

Page 27: ...d by the I2 C interfaces Table 28 Signals I2 C Signal name Dir i MX6 ball TQMa6x Remark I2C1_SCL O N5 X1 107 4 7 k PU to 3 3 V on TQMa6x no PU on Variant B see Illustration 10 I2C1_SDA I O N6 X1 109 4...

Page 28: ...2 x I2C1 ENET Ping Patch Standard variant for Solo DualLite Dual and Quad Illustration 9 ENET Patch Variant A TQMa6x 04xx Variant B is also fully backward compatible HW SW with designs based on TQMa6...

Page 29: ...148 Display Output RGB Data i MX6 signal IPU1_DISP0_DATA13 DISP0_DAT12 O T24 X2 147 Display Output RGB Data i MX6 signal IPU1_DISP0_DATA12 DISP0_DAT11 O T23 X2 144 Display Output RGB Data i MX6 signa...

Page 30: ...all TQMa6x LVDS0_CLK_P O V3 X1 138 LVDS0_CLK_N O V4 X1 136 LVDS0_TX3_P O W1 X1 144 LVDS0_TX3_N O W2 X1 142 LVDS0_TX2_P O V1 X1 132 LVDS0_TX2_N O V2 X1 130 LVDS0_TX1_P O U3 X1 126 LVDS0_TX1_N O U4 X1 1...

Page 31: ...rovides a MIPI Display Serial Interface DSI which is routed to connector X3 The following table shows the signals used by the MIPI_DSI interface Table 33 Signals MIPI_DSI Signal name Direction i MX6 b...

Page 32: ...ial clock see 3 2 5 26 3 2 5 17 PWM The i MX6 provides several PWMs which are routed to the connectors The following table shows the available PWM signals Table 36 Signals PWM Signal name Direction i...

Page 33: ...MX6 internal PU 47 k JTAG_TDO O G6 X1 73 i MX6 internal keeper JTAG_TRST I C2 X1 67 i MX6 internal PU 47 k JTAG_MOD I H6 X1 75 4 7 k PD on TQMa6x i MX6 internal 100 k PU 3 2 5 20 S PDIF The i MX6 pro...

Page 34: ...ration 12 Block diagram UART interfaces The following table shows the signals used by the UART interfaces Table 42 Signals UARTs Signal name Direction i MX6 ball TQMa6x Remark UART5_TXD O M4 X1 91 UAR...

Page 35: ...by the USB_OTG interface Table 44 Signals USB_OTG Signal name Direction i MX6 ball TQMa6x Remark USB_OTG_DP I O A6 X1 49 USB_OTG_DN I O B6 X1 51 USB_OTG_ID I T4 X1 45 Device Mode Connect to Micro USB...

Page 36: ...Reference Manuals 4 5 and 6 Watchdog timer If the watchdog timer is activated and is not reset within the configured time signal WDOG1 is activated At the same time the i MX6 System Reset Controller...

Page 37: ...lustration 13 Block diagram Reset The following table describes the reset signals available at the connectors Table 48 Reset signals Signal name i MX6 ball TQMa6x Direction Remark MX6_POR C12 X2 23 IP...

Page 38: ...single pins and signals are to be taken from the PMIC data sheet 10 or the i MX6 Reference Manuals 4 5 and 6 The following block diagram shows the circuitry between PMIC and i MX6 Connector X2 PMIC C...

Page 39: ...Supervisor DCDC4V2 RESET EN VCC5V PMIC VCC4V2 VIN TQM_PWR_OFF MR Illustration 16 Block diagram VCC5V monitoring With signal TQM_PWR_OFF the TQMa6x can be switched off completely This ensures the lowes...

Page 40: ...1591 mA 7 96 W Theoretical value TQMa6U i MX6DualLite U Boot prompt Not measured Linux prompt Not measured Linux 100 CPU load Not measured Calculated peak 2251 mA 11 26 W Theoretical value TQMa6D i M...

Page 41: ...s or new designs however signal VCC3V3MB_EN X2 26 available as of TQMa6x revision 02xx is recommended Attention Power Up sequence To avoid cross supply and errors in the power up sequence no I O pins...

Page 42: ...38 HDMI_CLK_N HDMI 18 O J5 T5 O 3 3 V USB USB_H1_PWR 39 40 HDMI_CLK_P HDMI 18 O J6 R7 I 3 3 V USB USB_H1_OC 41 42 DGND POWER 0 V P E9 P 5 V POWER USB_OTG_VBUS 43 44 HDMI_D0_N HDMI 18 O K5 T4 I 3 3 V U...

Page 43: ...GND POWER 0 V P Y1 O 21 LVDS LVDS1_TX0_N 117 118 LVDS0_TX0_N LVDS 21 O U2 Y2 O 21 LVDS LVDS1_TX0_P 119 120 LVDS0_TX0_P LVDS 21 O U1 P 0 V POWER DGND 121 122 DGND POWER 0 V P AA2 O 21 LVDS LVDS1_TX1_N...

Page 44: ...RGMII_RD3 43 44 RGMII_TD3 RGMII 2 5 V O A24 D22 I 2 5 V RGMII RGMII_RX_CTL 45 46 RGMII_TX_CTL RGMII 2 5 V O C23 P 0 V POWER DGND 47 48 DGND POWER 0 V P V20 O ENET MII ENET_MDC 24 49 50 ENET_REFCLK 24...

Page 45: ...T 3 3 V 27 I L24 L25 I 3 3 V 27 BOOT BOOT_CFG1_7 115 116 BOOT_CFG1_6 BOOT 3 3 V 27 I K25 L23 I 3 3 V 27 BOOT BOOT_CFG1_5 117 118 BOOT_CFG1_4 BOOT 3 3 V 27 I L22 K24 I 3 3 V 27 BOOT BOOT_CFG1_3 119 120...

Page 46: ...0 V P F2 I 28 MIPI CSI CSI_D3_N 27 28 DSI_D0_N MIPI DSI 28 O G2 F1 I 28 MIPI CSI CSI_D3_P 29 30 DSI_D0_P MIPI DSI 28 O G1 P 0 V POWER DGND 31 32 DGND POWER 0 V P C5 O 2 5 V XTAL CLK2_N 33 34 DSI_D1_N...

Page 47: ...See chapter 4 8 for further information The following table shows some suitable mating connectors for the carrier board Table 55 Carrier board mating connectors Manufacturer Part number Remark Stack h...

Page 48: ...User s Manual l TQMa6x TQMa6xP UM 0403 l 2019 TQ Systems GmbH Page 42 4 2 Dimensions continued Illustration 19 TQMa6x dimensions top view Illustration 20 TQMa6x dimensions top view through TQMa6x...

Page 49: ...component placement top The labels on the TQMa6x show the following information Table 57 Labels on TQMa6x Label Text AK1 TQMa6x version and revision AK2 MAC address additional reserved MAC addresses t...

Page 50: ...gory in which a cooling system is essential It is the user s sole responsibility to define a suitable heat sink weight and mounting position depending on the specific mode of operation e g dependence...

Page 51: ...oltages Fast or permanent clocked lines e g clock should be kept short avoid interference of other signals by distance and or shielding Take note of not only the frequency but also the signal rise tim...

Page 52: ...mental temperature i MX6 40 C to 85 C Chip temperature PMIC 40 C to 125 C Environmental temperature PMIC 40 C to 85 C Case temperature DDR3L SDRAM 40 C to 95 C Case temperature other ICs 25 C to 85 C...

Page 53: ...quency ranges 2 9 Hz 9 200 Hz 200 500 Hz Wobble rate 1 0 octaves min Excitation axes X Y Z axis Amplitude 2 Hz 9 Hz 3 5 ms 2 9 Hz 200 Hz 10 ms 2 200 Hz 500 Hz 15 ms 2 6 6 Reliability and service life...

Page 54: ...on the TQMa6x 6 7 6 Packaging By environmentally friendly processes production equipment and products we contribute to the protection of our environment To be able to reuse the TQMa6x it is produced i...

Page 55: ...le SPI EEPROM Electrically Erasable Programmable Read only Memory EIA Electronic Industries Alliance EIM External Interface Module EMC Electro Magnetic Compatibility eMMC embedded Multi Media Card EPI...

Page 56: ...RAM Random Access Memory REACH Registration Evaluation Authorisation and restriction of Chemicals RF Radio Frequency RGB Red Green Blue RGMII Reduced Gigabit Media Independent Interface RMII Reduced M...

Page 57: ...6 2015 NXP 8 IMX6SDLCE Chip Errata for the i MX6 Solo DualLite Revision 5 12 2014 NXP 9 IMX6DQ6SDLHDG Hardware Development Guide for i MX 6Quad 6Dual 6DualLite 6Solo Revision 1 06 2013 NXP 10 MMPF0100...

Page 58: ...TQ Systems GmbH M hlstra e 2 l Gut Delling l 82229 Seefeld Info TQ Group TQ Group...

Reviews: