TMPM4K Group(1)
Product Inromation
2018-09-18
38 / 89
Rev. 2.1
2.2.4.10. [TSELxCR9] (Control Register 9)
Bit
Bit Symbol
After
Reset
Type
Function
31
-
0
R
Read as 0
30:28 INSEL39[2:0]
000
R/W
Select the input trigger (T32A ch5 Timer B internal trigger input)
000: T32A ch5 Timer register A0 match trigger (T32A05TRGOUTCMPA0)
001: T32A ch5 Timer register A1 match trigger (T32A05TRGOUTCMPA1)
010: T32A ch5 Timer A overflow trigger (T32A05TRGOUTOFA)
011: T32A ch5 Timer A underflow trigger (T32A05TRGOUTUFA)
100: Reserved
101: Reserved
110: Reserved
111: Reserved
27
-
0
R
Read as 0
26
UPDN39
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
25
OUTSEL39
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
24
EN39
0
R/W
Trigger output control
0: Disable
1: Enable
23
-
0
R
Read as 0
22:20 INSEL38[2:0]
000
R/W
Select the input trigger (T32A ch5 Timer A internal trigger input)
000: PF0 (TRGIN0)
001: PB1 (TRGIN1)
010: PF2 (TRGIN2)
011: ADC general purpose trigger interrupt (INTADATRG)
100: ADC single conversion interrupt (INTADASGL)
101: ADC continuous conversion interrupt (INTADACNT)
110: ADC monitor function 0 Interrupt (INTADACP0)
111: ADC monitor function 1 Interrupt (INTADACP1)
19
-
0
R
Read as 0
18
UPDN38
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
17
OUTSEL38
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
16
EN38
0
R/W
Trigger output control
0: Disable
1: Enable
15
-
0
R
Read as 0
14:12 INSEL37[2:0]
000
R/W
Select the input trigger (T32A ch4 Timer C internal trigger input)
000: T32A ch3 Timer register C0 match trigger (T32A03TRGOUTCMPC0)
001: T32A ch3 Timer register C1 match trigger (T32A03TRGOUTCMPC1)
010: T32A ch3 Timer C overflow trigger (T32A03TRGOUTOFC)
011: T32A ch3 Timer C underflow trigger (T32A03TRGOUTUFC)
100: Reserved
101: Reserved
110: Reserved
111: Reserved
11
-
0
R
Read as 0
10
UPDN37
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection