TMPM4K Group(1)
Product Inromation
2018-09-18
34 / 89
Rev. 2.1
2.2.4.8. [TSELxCR7] (Control Register 7)
Bit
Bit Symbol
After
Reset
Type
Function
31
-
0
R
Read as 0
30:28 INSEL31[2:0]
000
R/W
Select the input trigger (T32A ch2 Timer C internal trigger input)
000: T32A ch1 Timer register C0 match trigger(T32A01TRGOUTCMPC0)
001: T32A ch1 Timer register C1 match trigger(T32A01TRGOUTCMPC1)
010: T32A ch1 Timer C overflow trigger(T32A01TRGOUTOFC)
011: T32A ch1 Timer C underflow trigger(T32A01TRGOUTUFC)
100: Reserved
101: Reserved
110: Reserved
111: Reserved
27
-
0
R
Read as 0
26
UPDN31
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
25
OUTSEL31
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
24
EN31
0
R/W
Trigger output control
0: Disable
1: Enable
23
-
0
R
Read as 0
22:20 INSEL30[2:0]
000
R/W
Select the input trigger (T32A ch2 Timer B internal trigger input)
000: T32A ch2 Timer register A0 match trigger(T32A02TRGOUTCMPA0)
001: T32A ch2 Timer register A1 match trigger(T32A02TRGOUTCMPA1)
010: T32A ch2 Timer A overflow trigger(T32A02TRGOUTOFA)
011: T32A ch2 Timer A underflow trigger(T32A02TRGOUTUFA)
100: Reserved
101: Reserved
110: Reserved
111: Reserved
19
-
0
R
Read as 0
18
UPDN30
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
17
OUTSEL30
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
16
EN30
0
R/W
Trigger output control
0: Disable
1: Enable
15
-
0
R
Read as 0
14:12 INSEL29[2:0]
000
R/W
Select the input trigger (T32A ch2 Timer A internal trigger input)
000: PF0 (TRGIN0)
001: PB1 (TRGIN1)
010: PF2 (TRGIN2)
011: UART ch2 transmission completion trigger (UART2TXTRG)
100: UART ch2 reception completion trigger (UART2RXTRG)
101: TSPI ch2 transmit completion(TSPI2TXEND)
110: TSPI ch2 receive completion(TSPI2RXEND)
111: Reserved
11
-
0
R
Read as 0
10
UPDN29
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection