![Toshiba TMPM3V4 Manual Download Page 168](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626168.webp)
9.1.2.11 PORT L
Table 9-11 PORT L Setting List
PO
RT
Reset status
Input/Output
PORT
Type
Control registers
PLDATA
PLCR
PLFRn
PLOD
PLPUP
PLPDN
PLIE
PL0
After reset
0
0
0
0
0
0
0
Input Port
Input
0/1
0
0
0/1
0/1
0/1
1
Output Port
Output
0/1
1
0
0/1
0/1
0/1
0 (Note1)
PL2
After reset
0
0
0
0
0
0
0
Input Port
Input
0/1
0
0
0/1
0/1
0/1
1
Output Port
Output
0/1
1
0
0/1
0/1
0/1
0
INTF
Input
FT4
0/1
0
PLFR1
0/1
0/1
0/1
1
Note 2: PL0 works as a BOOT function. It is enabled to be input and pulled-up while RESET pin is "Low". At the rising edge
of the reset signal, if PL0 is "High", the device enters single chip mode and boots from the on-chip flash memory. If
PL0 is "Low", the device enters single BOOT mode and boots from the internal BOOT program.
TMPM3V6/M3V4
9. Input / Output port
9.1 Registers
Page 146
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......