7.6.3 Clock Generator Registers
7.6.3.1 CG Interrupt Mode Control Register
This CG interrupt mode control register specifies the active level to release the low power consump-
tion mode and enables/disables the releasing low power consumption mode. A detected active level can al-
so be read from this register.
Bit symbol
Type
Function
EMCGx[2:0]
R/W
Sets the active level for release of low power con-
sumption mode.
The factor of active level can be selected from Ta-
ble 7-3.
000: "Low" level
001: "High" level
010: Falling edge
011: Rising edge
100: Both edges
Settings other than the above: Prohibited
EMSTx[1:0]
R
Detected active level (This bit is valid only when
EMCGx[2:0]="100".)
00: −
01: Rising edge
10: Falling edge
11: Both edges
INTxEN
R/W
Release the low power consumption mode
0: Disabled
1: Enabled
TMPM3V6/M3V4
7. Exceptions
7.6 Exception/Interrupt-Related Registers
Page 118
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......