
Transmit Control Registers (XCR1 and XCR2)
12-21
McBSP Registers
SPRU592E
5. XCR1 Bit Descriptions (Continued)
Bit
Field
Value
Description
7–5
XWDLEN1
Transmit word length 1. Each frame of transmit data can have one or two
phases, depending on the value that you load into the XPHASE bit. If a
single-phase frame is selected, XWDLEN1 in XCR1 selects the length for
every serial word transmitted in the frame. If a dual-phase frame is selected,
XWDLEN1 determines the length of the serial words in phase 1 of the frame,
and XWDLEN2 in XCR2 determines the word length in phase 2 of the frame.
000b
8 bits
001b
12 bits
010b
16 bits
011b
20 bits
100b
24 bits
101b
32 bits
other
Reserved (do not use)
4-0
Reserved
0
Reserved bits (not available for your use). They are read-only bits and
return 0s when read.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...